Claims
- 1. A buried gate insulator field effect semiconductor transistor comprising:
- a source comprised of a semiconductor material;
- a substrate comprised of said semiconductor material, said substrate being adjacent to said source;
- a drain comprised of said semiconductor material, said drain being adjacent to said substrate;
- an ion implanted gate dielectric insulator comprised of a compound of said semiconductor material; said gate insulator being adjacent to said source, said drain and said substrate; said gate insulator being solid and able to withstand processing conditions;
- a gate comprised of said semiconductor material, said gate being adjacent to said gate dielectric insulator, said gate dielectric insulator electrically insulating said source, said drain and said substrate from said gate;
- a protective layer; said protective layer covering said source, said drain, said substrate and said gate; said protective layer having windows for electrical connection to said source, said drain, said substrate and said gate;
- said substrate and said gate being vertically aligned; and
- said semiconductor material being selected from the Group consisting of carbon, germanium, silicon carbide, and the non-silicon compound semiconductors.
- 2. The transistor as claimed in claim 1, in which:
- said source is doped germanium;
- said drain is doped germanium;
- said substrate is doped germanium;
- said gate is doped germanium;
- said gate insulator is germanium implanted with oxygen; and
- said protective layer is silicon dioxide.
- 3. The transistor as claimed in claim 1, further comprising:
- an insulative support layer in contact with said gate for electrical insulation, said insulative support layer being selected from the group consisting of sapphire, spinel and magnesium oxide.
- 4. A buried gate insulator field effect semiconductor transistor comprising:
- a first layer including:
- a source region comprised of a semiconductor material;
- a substrate region comprised of said semiconductor material adjacent to said source region;
- a drain region comprised of said semiconductor material adjacent to said substrate region;
- an ion implanted gate dielectric insulator layer comprised of a compound of said semiconductor material adjacent to said first layer;
- a gate layer comprised of said semiconductor material adjacent to said gate insulator layer; and
- a protective layer adjacent to said source region, said drain region, said gate dielectric insulator layer and said substrate region, said protective layer having windows for electrical connection to said source region, said drain region, said gate layer and said substrate region;
- said substrate region and said gate layer being vertically aligned; and
- said semiconductor being selected from the Group consisting of carbon, germanium, silicon carbide, and the non-silicon compound semiconductors.
- 5. The transistor as claimed in claim 4, in which:
- said source region is doped germanium;
- said drain region is doped germanium;
- said substrate region is doped germanium;
- said gate layer is doped germanium;
- said gate insulator layer is germanium implanted with oxygen; and
- said protective layer is silicon dioxide.
- 6. The transistor as claimed in claim 4, further comprising:
- an insulative support layer, in contact with said gate, for electrical insulation, said insulative support layer being selected from the group consisting of sapphire, spinel and magnesium oxide.
- 7. The transistor as claimed in claim 1 wherein:
- said gate insulator is encapsulated by material that is not the same as said compound of said semiconductor material.
- 8. The transistor as claimed in claim 7 wherein:
- said encapsulating material includes a barrier sidewall structure that extends between said source and drain and said gate.
- 9. The transistor of claim 1 wherein:
- said semiconductor material comprises single crystal material.
- 10. The transistor of claim 4 wherein:
- said semiconductor material comprises single crystal material.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government of the United States of America for governmental purposes without the payment of royalties thereon or therefor.
US Referenced Citations (16)
Foreign Referenced Citations (4)
Number |
Date |
Country |
60-211946 |
Oct 1985 |
JPX |
63-266428 |
Nov 1988 |
JPX |
64-64366 |
Mar 1989 |
JPX |
2090061 |
Jun 1982 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Ayub Fathimulla et al "Reactively rf magnetron sputtered A/N films as gate dielectric" J. Appl. Phys 54(8) Aug. 1983 pp. 4586-4589. |
Paul et al "Characterization of pulsed laser deposited boron nitride thin films on InP" Appl. Phys. Lett 56(26) June. 25 1990 pp. 2648-2650. |
Koch et al "Quantum interference devices made from superconducting oxide Thin films" Appl. Phys. Lett. vol. 51 No. 3 Jul. 20, 1987 pp. 200-202. |