1. Technical Field
The disclosure relates generally to integrated circuit (IC) chip fabrication, and more particularly, to ionizing radiation blocking in an IC chip to reduce soft errors.
2. Background Art
Soft errors caused by ionizing radiation including, for example, alpha particles, beta radiation, cosmic rays, high-frequency electromagnetic radiation, or other types of radiation capable of producing a change in electrical state, are an increasingly large problem for integrated circuit (IC) chip fabricators. In particular, the continual miniaturization of IC chip circuitry and increased performance requirements has caused fabricators to focus more attentively to soft error rates (SER) caused by ionizing radiation, which drain performance. One approach to address this issue is to use external radiation shields about an IC chip. Ionizing radiation, however, can enter an IC chip from a number of sources such as the package to which an IC chip is attached, e.g., through the interconnecting solder. As a result, external shields are not always effective. Another approach is to use special circuitry within an IC chip to prevent the ionizing radiation from altering electrical states. However, special circuitry spends resources, e.g., space, power, etc., that may be better used for the overall IC chip function.
Methods of blocking ionizing radiation to reduce soft errors and resulting IC chips are disclosed. One embodiment includes forming a front end of line (FEOL) for an integrated circuit (IC) chip; and forming at least one back end of line (BEOL) dielectric layer including ionizing radiation blocking material therein. Another embodiment includes forming a front end of line (FEOL) for an integrated circuit (IC) chip; and forming an ionizing radiation blocking layer positioned in a back end of line (BEOL) of the IC chip. The ionizing radiation blocking material or layer absorbs ionizing radiation and reduces soft errors within the IC chip.
A first aspect of the disclosure provides a method comprising: forming a front end of line (FEOL) for an integrated circuit (IC) chip; and forming at least one back end of line (BEOL) dielectric layer including ionizing radiation blocking material therein.
A second aspect of the disclosure provides an integrated circuit (IC) chip comprising: at least one back end of line (BEOL) dielectric layer including ionizing radiation blocking material therein.
A third aspect of the disclosure provides a method comprising: forming a front end of line (FEOL) for an integrated circuit (IC) chip; and forming an ionizing radiation blocking layer positioned in a back end of line (BEOL) of the IC chip.
A fourth aspect of the disclosure provides an integrated circuit (IC) chip comprising: an ionizing radiation blocking layer positioned in a back end of line (BEOL) of the IC chip.
A fifth aspect of the disclosure provides an integrated circuit (IC) chip having: a first layer of the integrated circuit chip; a first metallization layer over the first layer; and at least one dielectric layer over the first metallization layer, the at least one dielectric layer including ionizing radiation blocking material therein, wherein the ionizing radiation blocking material is configured to block or absorb ionizing radiation.
A sixth aspect of the disclosure provides an integrated circuit (IC) chip having: a first metallization layer; and a dielectric layer over the first metallization layer, the dielectric layer including an ionizing radiation blocking layer configured to block or absorb ionizing radiation.
A seventh aspect of the disclosure provides an integrated circuit (IC) chip having: a first back end of the line (BEOL) dielectric layer; a conductor located within the BEOL dielectric layer; a second BEOL dielectric layer over the first BEOL dielectric layer; and an ionizing radiation blocking material layer over the second BEOL, wherein the ionizing radiation blocking material layer is configured to block or absorb ionizing radiation, wherein the ionizing radiation blocking material layer is distanced from the conductor.
The illustrative aspects of the present disclosure are designed to solve the problems herein described and/or other problems not discussed.
These and other features of this disclosure will be more readily understood from the following detailed description of the various aspects of the disclosure taken in conjunction with the accompanying drawings that depict various embodiments of the disclosure, in which:
It is noted that the drawings of the disclosure are not to scale. The drawings are intended to depict only typical aspects of the disclosure, and therefore should not be considered as limiting the scope of the disclosure. In the drawings, like numbering represents like elements between the drawings.
The disclosure includes a number of methods and IC chips including ionizing radiation blocking material in a dielectric thereof or an ionizing radiation blocking layer to reduce soft errors. As used herein, “ionizing radiation” may include, for example, alpha particles, beta radiation, cosmic rays, high-frequency electromagnetic radiation, and/or other types of radiation capable of producing a change in electrical state. Various dielectrics may be used in forming the IC chips according to the disclosure. Unless otherwise specified, the dielectrics may be any dielectric material appropriate for the stated use. Such dielectrics may include but are not limited to: silicon nitride (Si3N4), silicon oxide (SiO2), fluorinated SiO2 (FSG), hydrogenated silicon oxycarbide (SiCOH), porous SiCOH, boro-phosho-silicate glass (BPSG), silsesquioxanes, carbon (C) doped oxides (i.e., organosilicates) that include atoms of silicon (Si), carbon (C), oxygen (O), and/or hydrogen (H), thermosetting polyarylene ethers, a polyarylene ether (e.g., SiLK available from Dow Chemical Corporation), a spin-on silicon-carbon contained polymer material (available form JSR Corporation), other low dielectric constant (<3.9) material, or layers thereof.
The mechanism for forming BEOL dielectric layer 104 including ionizing radiation blocking material 108 varies depending on the dielectric material used. In some instances, it may be difficult to form BEOL dielectric layer 104 and combine in ionizing radiation blocking material 108 during formation of the dielectric, e.g., where the dielectric includes an oxide. In this case, BEOL dielectric layer(s) 104 forming includes forming the dielectric (on the wafer) with ionizing radiation blocking material 108 previously combined therein. That is, the dielectric material is manufactured with ionizing radiation blocking material 108 therein and BEOL dielectric layer 104 is formed using that material, e.g., by any conventional deposition technique. In other cases, it may be possible to simultaneously form BEOL dielectric layer 104 and combine ionizing radiation blocking material 108 therein. For example, where the dielectric includes a polymer, it may be possible to deposit the polymer while introducing ionizing radiation blocking material 108 thereto, e.g., by any conventional deposition technique for the dielectric and by introducing particles of ionizing radiation blocking material 108.
While
Referring to
Forming ionizing radiation blocking layer 220 (
Returning to
The methods as described above are used in the fabrication of integrated circuit chips. The resulting IC chips 100, 200 can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The foregoing description of various aspects of the disclosure has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the disclosure to the precise form disclosed, and obviously, many modifications and variations are possible. Such modifications and variations that may be apparent to a person skilled in the art are intended to be included within the scope of the disclosure as defined by the accompanying claims.
This application is a divisional of U.S. patent application Ser. No. 11/836,819, filed on Aug. 10, 2007, currently pending and hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4423548 | Hulseweh | Jan 1984 | A |
4426657 | Abiru | Jan 1984 | A |
4494217 | Suzuki | Jan 1985 | A |
4541003 | Otsuka | Sep 1985 | A |
4641165 | Iizuka | Feb 1987 | A |
4661837 | Sono | Apr 1987 | A |
4690999 | Numata et al. | Sep 1987 | A |
4725504 | Knudsen | Feb 1988 | A |
4792476 | Numata et al. | Dec 1988 | A |
4806395 | Walsh | Feb 1989 | A |
4868071 | Walsh | Sep 1989 | A |
4890083 | Trenkler et al. | Dec 1989 | A |
4894124 | Walsh | Jan 1990 | A |
5015517 | Walsh | May 1991 | A |
5133989 | Numata et al. | Jul 1992 | A |
5338617 | Workinger et al. | Aug 1994 | A |
5371404 | Juskey et al. | Dec 1994 | A |
5391915 | Mukai | Feb 1995 | A |
5406025 | Carlstedt | Apr 1995 | A |
5461501 | Sato | Oct 1995 | A |
5536584 | Sotokawa et al. | Jul 1996 | A |
5566055 | Salvi, Jr. | Oct 1996 | A |
5597736 | Sampsell | Jan 1997 | A |
5854663 | Oh | Dec 1998 | A |
5906882 | Valente et al. | May 1999 | A |
5926702 | Kwon | Jul 1999 | A |
5932485 | Schofield | Aug 1999 | A |
5965679 | Godschalx | Oct 1999 | A |
6081305 | Sato | Jun 2000 | A |
6180430 | Kong et al. | Jan 2001 | B1 |
6207553 | Buynoski et al. | Mar 2001 | B1 |
6288188 | Godschalx | Sep 2001 | B1 |
6384128 | Wadahara | May 2002 | B1 |
6423630 | Catabay | Jul 2002 | B1 |
6693691 | Sato | Feb 2004 | B2 |
6831363 | Dalton et al. | Dec 2004 | B2 |
6879358 | Sato | Apr 2005 | B2 |
6924348 | Tajiri | Aug 2005 | B2 |
6943103 | Kuo et al. | Sep 2005 | B2 |
6992001 | Lin | Jan 2006 | B1 |
7009288 | Bauer | Mar 2006 | B2 |
7285817 | Maemura | Oct 2007 | B2 |
7381635 | Cabral, Jr. et al. | Jun 2008 | B2 |
7728410 | Nakanishi | Jun 2010 | B2 |
20020001937 | Kikuchi et al. | Jan 2002 | A1 |
20020056923 | Wieczorek et al. | May 2002 | A1 |
20030175454 | Lichtenstein et al. | Sep 2003 | A1 |
20040113278 | Dalton et al. | Jun 2004 | A1 |
20040222528 | Kunikiyo | Nov 2004 | A1 |
20050121711 | Pogge et al. | Jun 2005 | A1 |
20050156288 | Goodner | Jul 2005 | A1 |
20050250255 | Chen | Nov 2005 | A1 |
20060055044 | Maemura et al. | Mar 2006 | A1 |
20070013073 | Cabral, Jr. et al. | Jan 2007 | A1 |
20070045844 | Andry et al. | Mar 2007 | A1 |
20070159171 | Komuro | Jul 2007 | A1 |
20070284702 | Im | Dec 2007 | A1 |
20090026442 | Cheung | Jan 2009 | A1 |
20090039515 | Farooq et al. | Feb 2009 | A1 |
20090243053 | Cabral, Jr. et al. | Oct 2009 | A1 |
20100009544 | Sato | Jan 2010 | A1 |
20120161300 | Farooq et al. | Jun 2012 | A1 |
20140163338 | Roesicke | Jun 2014 | A1 |
Number | Date | Country |
---|---|---|
0547989 | Jun 1993 | EP |
356141367 | Nov 1981 | JP |
57030345 | Feb 1982 | JP |
58222546 | Dec 1983 | JP |
405335776 | Dec 1993 | JP |
10163209 | Jun 1998 | JP |
11288934 | Oct 1999 | JP |
2001174850 | Jun 2001 | JP |
2002009074 | Jan 2002 | JP |
2002141662 | May 2002 | JP |
2003124363 | Apr 2003 | JP |
2004148852 | May 2004 | JP |
2004263562 | Sep 2004 | JP |
2005196628 | Jul 2005 | JP |
Entry |
---|
JP200200904A Saito English translation. 22 pgs. Translated Oct. 25, 2016. |
U.S. Appl. No. 11/836,819, filed Aug. 10, 2007, Office Action dated Oct. 21, 2010. |
U.S. Appl. No. 11/836,819, filed Aug. 10, 2007, Office Action dated Jan. 25, 2010. |
Escott, BM Ward, WC, Method for Preparing Very High Purity Silica for Use as a Filler, IBM Technical Disclosure Bulletin Apr. 1980. |
U.S. Appl. No. 11/836,819, Office Action dated Aug. 25, 2014. |
Graybill, David E., U.S. Appl. No. 11/836,819, Corrected Notice of Allowability, dated Dec. 18, 2014, 2 pages. |
Graybill, David E., U.S. Appl. No. 11/836,819, Notice of Allowance, dated Nov. 24, 2014, 10 pages. |
Graybill, David E., U.S. Appl. No. 11/836,819, Office Action, dated Mar. 21, 2014, 20 pages. |
Number | Date | Country | |
---|---|---|---|
20120161300 A1 | Jun 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11836819 | Aug 2007 | US |
Child | 13409643 | US |