Claims
- 1. An integrated circuit structure having a semiconductor material body, an integral isolation and substrate contact structure for isolating semiconductor devices from one another, and for providing a conducting path to a substrate common to said semiconductor devices, comprising;
- a pattern of embedded isolation structures surrounding said semiconductor devices;
- at least one of said embedded isolation structures comprising a combination having a first portion and a second portion,
- said first portion comprising a shallow recessed oxide portion extending approximately from the surface of said semiconductor material body downward into said semiconductor material body;
- said recessed oxide portion having substantially vertical edges, said edges abutting an adjacent one of said semiconductor devices,
- said second portion comprising a deep portion extending through said recessed oxide portion and extending further into the semiconductor material body to the common substrate of said integrated circuit devices;
- said recessed oxide portion being substantially shallower than said deep portion and also substantially surrounding those portions of said deep portion extending through said recessed oxide portion so that a collar of recessed oxide isolation is formed around said deep portion;
- an opening through said first and second portions from the surface of said semiconductor material body to said substrate, and
- a conducting material filling said opening to provide a conducting path to said substrate.
- 2. The integrated circuit structure of claim 1 wherein said semiconductor material is silicon.
- 3. The integrated circuit structure of claim 1 wherein said second portion has substantially vertical sidewalls.
- 4. The integrated circuit structure of claim 1 wherein said conducting material filling the opening in said first and second portions is composed of polycrystalline silicon.
- 5. The integrated circuit structure of claim 1 wherein said first portion is greater than approximately 1.5 .mu.m in width and less than approximately 1.5 .mu.m in depth.
- 6. The integrated circuit structure of claim 1 wherein said second portion is less than approximately 5 .mu.m in width and less than approximately 6 .mu.m in depth.
- 7. The integrated circuit structure of claim 1 wherein a field effect transistor is located in at least some of said semiconductor material body.
CROSS-REFERENCES TO RELATED PATENT APPLICATION
This application is a continuation of application Ser. No. 592,060 filed Mar. 22, 1984.
Patent application Ser. No. 591,704 filed like date entitled "Isolation for High Density Integrated Circuits", by R. C. Joy, B. M. Kemlage and J. L. Mauer IV.
Patent application Ser. No. 296,933, now U.S. Pat. No. 4,454,647.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
592060 |
Mar 1984 |
|