The present disclosure relates generally to the field of semiconductor packaging. More particularly, the present disclosure relates to a novel land-side silicon capacitor design and semiconductor package using the same.
System on-a-chip (SoC) is required to operate at high speed along with low power consumption. To meet the demands, on-chip transistors are scaled down, operating at lower power supply voltages. As a result, current density also increases. Fast switching of transistors as well as the high current density produce large voltage drop. The voltage drop affects operation of the circuit as power supply noise. Additionally, lower supply voltage relatively lowers the design margin for voltage fluctuations. Therefore, the power supply noise is one of the most serious concerns in the modern low voltage integrated circuits.
On the conventional flip-chip packages, multi-layer ceramic capacitors (MLCC) are placed near the conductive elements. MLCC works as a “dam” that temporarily charges and discharges electricity, which regulates the current flow in a circuit and prevents electromagnetic interference between components. Because thickness of single dielectric and number of stacked layers are related with capacity of electricity, technology for thinning single layer and stacking more layers is important. However, the effect of MLCC is limited by the parasitic elements including equivalent series inductance (ESL) and equivalent series resistance (ESR).
To deal with thin devices or modules, it is desired to dispose small capacitors between the conductive elements, which can reduce the impact of power/ground balls reduction. It is also desired to dispose small capacitors between the conductive elements, which can supply current quickly in a stable manner to high-speed application processor of mobile devices, and reduce tape-out efforts.
One object of the present invention is to provide a land-side silicon capacitor design and semiconductor package using the same, in order to solve the above-mentioned prior art problems or shortcomings.
One aspect of the disclosure provides a silicon capacitor comprising at least two silicon capacitor unit dies, wherein the at least two silicon capacitor unit dies are adjoined to each other with an integral scribe line region.
According to some embodiments, each of the at least two silicon capacitor unit dies is surrounded by a die seal ring.
According to some embodiments, the at least two silicon capacitor unit dies have substantially the same in-die capacitor structure.
According to some embodiments, the integral scribe line region has a width of about 30-100 micrometers.
According to some embodiments, each of the at least two silicon capacitor unit dies has at least two terminals.
Another aspect of the disclosure provides a semiconductor package including a package substrate; a semiconductor die mounted on a top surface of the package substrate; a plurality of conductive elements disposed on a bottom surface of the package substrate; and a land-side silicon capacitor disposed on the bottom surface of the package substrate and surrounded by the plurality of conductive elements. The land-side silicon capacitor includes at least two silicon capacitor unit dies adjoined to each other with an integral scribe line region.
According to some embodiments, each of the at least two silicon capacitor unit dies is surrounded by a die seal ring.
According to some embodiments, the at least two silicon capacitor unit dies have substantially the same in-die capacitor structure.
According to some embodiments, the semiconductor die is mounted on the top surface of the package substrate in a flip-chip manner.
According to some embodiments, the semiconductor die is electrically connected to the package substrate through a plurality of connecting elements.
According to some embodiments, plurality of connecting elements comprises copper pillar, micro-bumps or solder bumps.
According to some embodiments, the semiconductor die is over-molded with an encapsulant.
According to some embodiments, the two silicon capacitor unit dies are connected in parallel through the package substrate.
According to some embodiments, the integral scribe line region has a width of about 30-100 micrometers.
According to some embodiments, each of the at least two silicon capacitor unit dies has at least two terminals.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.
These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.
It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
According to an embodiment of the disclosure, each of the silicon capacitor unit dies 101 may have two terminals 112 and 114, which function as an anode electrode and a cathode electrode of a capacitor, respectively. According to an embodiment of the disclosure, the terminals 112 and 114 may be fabricated at an aluminum layer deposited on the semiconductor wafer 10. According to an embodiment of the disclosure, the terminals 112 and 114 may be electrically connected to underlying capacitor plates, respectively, with metal interconnect structures. According to an embodiment of the disclosure, the capacitor plates may be fabricated with copper processes, but is not limited thereto. According to some embodiments of the disclosure, at least one of the capacitor plates may be fabricated in a deep trench form that is recessed into a silicon substrate. According to some embodiments of the disclosure, each of the silicon capacitor unit dies 101 may have multiple terminals (more than two terminals 112 and 114) function as anode electrodes and cathode electrodes of the capacitor.
According to an embodiment of the disclosure, each of the silicon capacitor unit dies 101 may be surrounded by a die seal ring 130, which is also fabricated with semiconductor manufacturing processes or techniques. The die seal ring 130 is situated between integral scribe line regions SL and the fabricated in-die capacitor structure (not explicitly shown). The silicon capacitor unit dies 101 are silicon-based and may be fabricated on a semiconductor substrate such as a silicon substrate. After the fabrication of the capacitor structure is completed, a wafer dicing process is performed to cut the wafer with blade or laser thereby forming individual silicon capacitor unit dies 101.
According to an embodiment of the disclosure, the silicon capacitor unit dies 101 on a wafer may be cut and partitioned into different land-side silicon capacitors, for example, land-side silicon capacitors C1, C2 and C4 with different capacitances. According to an embodiment of the disclosure, for example, the land-side silicon capacitor C1 is composed of a single silicon capacitor unit die 101. According to an embodiment of the disclosure, for example, the land-side silicon capacitor C2 is composed of two silicon capacitor unit dies 101 adjoined together through the scribe line region SL. According to an embodiment of the disclosure, for example, the land-side silicon capacitor C4 is composed of four silicon capacitor unit dies 101 arranged in a 2×2 array and adjoined together through the scribe line region SL. According to an embodiment of the disclosure, for example, the land-side silicon capacitor C1 may have a capacitance of 0.1 μF, the land-side silicon capacitor C2 may have a capacitance of 0.2 μF, and the land-side silicon capacitor C4 may have a capacitance of 0.4 μF.
It is advantageous to use the present disclosure because the land-side silicon capacitors C1, C2 and C4 with different capacitances are composed of the same silicon capacitor unit dies 101, and therefore the design flexibility is increased, the effort of taping out can be saved, and the production cost can be reduced.
Please refer to
As shown in
For the sake of simplicity, the detailed structures of the base 30 and the package substrate 210 are omitted. It is understood that the base 30 and the package substrate 210 comprise interconnect structures or traces, which are known in the art.
According to an embodiment of the disclosure, the semiconductor die 201 may be electrically connected to the package substrate 210 through a plurality of connecting elements 211 such as copper pillar, micro-bumps or solder bumps and may be over-molded with an encapsulant 205 such as epoxy resin. On the land side of the package substrate 210, that is, the bottom surface 210b of the package substrate 210, a plurality of conductive elements 221 such as ball grid array (BGA) balls and at least a land-side silicon capacitor C2 are disposed. The semiconductor package 20 is electrically connected to the base 30 through the plurality of conductive elements 221. The land-side silicon capacitor C2 may be mounted on the bottom surface 210b of the package substrate 210 by using surface mount techniques.
It is understood that the exemplary land-side silicon capacitor C2 may be replaced with the land-side silicon capacitor C4 in
As shown in
According to an embodiment of the disclosure, as shown in
According to an embodiment of the disclosure, the land-side silicon capacitor C2 may be surrounded by power conductive elements 221a and ground conductive elements 221b, which may be electrically connected to power grid and ground plane, respectively. The terminals 112 and 114 of the land-side silicon capacitor C2 may be mounted on the respective pads on the bottom surface 210b of the package substrate 210. The in-die capacitor structures of the two silicon capacitor unit dies 101 may be connected in parallel through the package substrate 210. By providing such configuration, it is beneficial to provide a land-side silicon capacitor having lower effective series inductance (ESL) and effective series resistance (ESR) and higher capacitance.
Though the silicon capacitor C2 described in the above embodiments is a land-side silicon capacitor mounted on the bottom surface 210b of the package substrate 210, but it is not limited. According to another embodiment of the disclosure, the silicon capacitor C2 may be mounted on the top surface 210a of the package substrate 201. In other embodiments, the silicon capacitor C2 may be mounted on the top surface 30a or the back surface of the base 30, depending on the required capacitance.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application claims priorities from U.S. provisional application No. 63/105,379 filed on Oct. 26, 2020, the disclosure of which is included in its entirety herein by reference.
Number | Date | Country | |
---|---|---|---|
63105379 | Oct 2020 | US |