Claims
- 1. A method of fixing the potential of a lateral semiconductor device, said lateral semiconductor device including a semiconductor substrate composite having a maximum breakdown voltage and first and second semiconductor substrates mutually bonded to an oxide film, wherein said first semiconductor substrate comprises an element region which has a thickness less than or equal to 10 .mu.m and which is isolated from other element regions by an insulator region extending from a major surface of said first semiconductor substrate to said oxide film, a first diffusion region of a first conductivity type disposed on said element region, and a second diffusion region of a second conductivity type also disposed on said element region, said method comprising the step of fixing said second substrate at a potential which is one-half of said maximum breakdown voltage.
- 2. The method of claim 1, wherein the element region has a minimum potential, wherein the insulator region in part consists of polycrystalline silicon, and wherein the method further comprises fixing the polycrystalline silicon at a potential bias higher than the minimum potential of the element region.
- 3. The method of claim 2, wherein the potential bias of the polycrystalline silicon equals second-semiconductor-substrate potential.
- 4. A method of fixing the potential of a lateral semiconductor device, said lateral semiconductor device including a semiconductor substrate composite having a maximum breakdown voltage and first and second semiconductor substrates mutually bonded to an oxide film, wherein said first semiconductor substrate comprises an element region which has a thickness greater than 10 .mu.m and which is isolated from other element regions by an insulator region extending from a major surface of said first semiconductor substrate to said oxide film, a first diffusion region of a first conductivity type disposed on said element region, a second diffusion region of a second conductivity type also disposed on said element region, said method comprising the step of fixing said second substrate at a potential which is one-third of said maximum breakdown voltage.
- 5. The method of claim 4, wherein the element region has a minimum potential, wherein the insulator region in part consists of polycrystalline silicon, and wherein the method further comprises fixing the polycrystalline silicon at a potential bias higher than the minimum potential of the element region.
- 6. The method of claim 5, wherein the potential bias of the polycrystalline silicon equals second-semiconductor-substrate potential.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-230882 |
Sep 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/530,003 filed on Sep. 19, 1995, now U.S. Pat. No. 5,631,491.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5554872 |
Baba et al. |
Sep 1996 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
530003 |
Sep 1995 |
|