The present invention relates to a display panel and in particularly to a display panel having a bilateral driving circuit.
With technology development, display panel such as LCD panels or OLED panels have become larger. In order to control the large panels, conventional panel utilize a bilateral driving circuit which provides two gate drivers respectively disposed on both sides of the panel, and outputs driving signals from two sides of the panel, thereby avoiding delay of driving signals as a result of longer signal lines in a larger size panel. When the gate driver in any side outputs an erroneous driving signal, the erroneous signal will affect the corresponding gate electrodes, resulting in a line defect.
When the line defect occurs, the panel is repaired by a laser device under manual control. The laser device repairs the panel by cutting off a control line outputting the erroneous driving signal to the gate electrode. This method however is costly and time consuming and requires human intervention.
Accordingly, an aspect of this invention provides a display panel driving circuit for isolating control lines outputting erroneous driving signals from a gate driver with reduced production time and labor.
Another aspect of this invention provides a display panel utilizing the display panel driving circuit for increasing yield.
One embodiment of the present invention provides a display panel driving circuit for controlling a display panel. The display panel comprises display units respectively connected to corresponding data and gate lines. The display panel driving circuit comprises a data driver, a first gate driver, and a second gate driver. The data driver outputs a video signal to the data electrodes via data lines, and determines the video signal polarity according to a polarity control signal. The first gate driver is coupled to a first terminal of each gate line for outputting a first pulse signal to corresponding gate electrodes. The second gate driver is coupled to a second terminal of each gate line for outputting a second pulse signal to corresponding gate electrodes. The first gate driver and the second gate driver generate an internally shifted signal based upon an external clock signal and determines the output of the pulse signal according to the external clock signal and the internally shifted signal.
Another embodiment of the invention further provides a display device comprising a display panel, a data driver, a first gate driver, and a second gate driver. The display panel comprises a plurality of display units respectively connected to corresponding data and gate lines. The data driver outputs a video signal to the data electrodes via data lines, and determines the video signal polarity according to a polarity control signal. The first gate driver is coupled to a first terminal of each gate line for outputting a first pulse signal to corresponding gate electrodes. The second gate driver is coupled to a second terminal of each gate line for outputting a second pulse signal to corresponding gate electrodes. The first gate driver and the second gate driver generate an internally shifted signal based upon an external clock signal and determine the output of the pulse signal according to the external clock signal and the internally shifted signal.
Embodiment of the present invention can be more fully understood by reading the subsequent detailed description and examples with reference made to the accompanying drawings, wherein:
Each shift-register SR1˜SR4 outputs an internally shifted signal OUT1˜OUT4 according to one of the external clock signals CKY1˜CKY4.
Each detection device 70a˜70d detects one internally shifted signal OUT1˜OUT4 and comprises a first terminal I1 receiving the corresponding internally shifted signal OUT1˜OUT4, and a second terminal I2 receiving one external clock signal CKY1˜CKY4 corresponding to OUT1˜OUT4.
Each amplifier 50a˜50d is connected between the corresponding shift-register SR1˜SR4 and detection device 70a˜70d for amplifying the corresponding internally shifted signal.
Each electrostatic discharge device 60a˜60d is connected to the corresponding amplifier 50a˜50d for avoiding electrostatic discharge damage to the LCD panel 40.
Each shift-register SR1˜SR4 receives at least one external clock signal and then outputs an internally shifted signal. The logic level of the internally shifted signal output from the corresponding shift-register is equal to the logic level of one external clock signal received by the corresponding shift-register.
Description of the shift-register SR1 is provided herein as an example. The shift-register SR1 has two input terminals A and B. The input terminal A receives the external clock signal CKY1. The input terminal B receives the external clock signal CKY3. The logic level of the internally shifted signal OUT1 equals to the external clock signal CKY1 received by the input terminal A. When receiving external clock signals CKY1 and CKY3, the shift-register SR1 outputs the internally shifted signal OUT1 to the amplifier 50a for amplifying the internally shifted signal OUT1. The amplifier 50a outputs the amplified internally shifted signal OUT1 to the detection device 70a. The detection device 70a receives the amplified internally shifted signal OUT1 and the external clock signal CKY1.
When the amplified internally shifted signal OUT1 is erroneous, the logic level of the amplified internally shifted signal OUT1 and that of the external clock signal CKY1 are different. Therefore the detection device 70a does not output the amplified internally shifted signal OUT1, also known as the pulse signal, to the gate line G1. When the amplified internally shifted signal OUT1 is correct, the logic level of the amplified internally shifted signal OUT1 and that of the external clock signal CKY1 are the same. The detection device 70a outputs the internally shifted signal OUT1, also known as the pulse signal, to the gate line G1.
The first gate driver 20 and second gate driver 30 respectively comprise detection devices for detecting internally shifted signals. When internally shifted signals are correct, detection devices within the first gate driver 20 and second gate driver 30 will output pulse signals to gate electrodes. If one internally shifted signal is erroneously detected by one detection device within the first gate driver 20, the first gate driver 20 does not output the erroneous internally shifted signal, also known as the pulse signal, to the corresponding gate electrode. Therefore, the corresponding gate line G1 only receives the pulse signal from the second gate driver 30 thus preventing the gate electrode and line from receiving different pulse signals. The detection device detects the internally shifted signal, also known as the pulse signal, and thus automatically prevents the erroneous pulse signal from being output to the corresponding gate electrode and line and thus eliminates the need for a laser device to cut off the control line outputting the erroneous pulse signal.
In summary, advantages of embodiments of the invention are described in the following. The invention detects line defects in gate electrodes and auto-isolates an erroneous pulse signal thus reducing production time cost and labor. The invention further eliminates the need for a laser device to cut off a control line outputting the erroneous pulse signal, repairing the panel. Additionally, product yield can be increased.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
| Number | Date | Country | Kind |
|---|---|---|---|
| 93105676 A | Mar 2004 | TW | national |
| Number | Name | Date | Kind |
|---|---|---|---|
| 5815129 | Jung | Sep 1998 | A |
| 6483889 | Kim et al. | Nov 2002 | B2 |
| 7081890 | Park et al. | Jul 2006 | B2 |
| Number | Date | Country | |
|---|---|---|---|
| 20050195151 A1 | Sep 2005 | US |