Claims
- 1. A complimentary metal oxide semiconductor (CMOS) device comprising:
- a substrate of a semiconductor material having a lower portion of a first conductivity type;
- a layer of a dielectric material over the lower portion of said substrate;
- a first island of a semiconductor material of a first conductivity type over a first portion of said dielectric layer, spaced regions of the second conductivity type in said first island forming the source and drain regions of a first MOS transistor of a second conductivity type over a first portion of said dielectric layer;
- a region of a second conductivity type in said substrate immediately below a second portion of said dielectric layer remote from said first portion to provide a field shield;
- a second island of a semiconductor material of said second conductivity type over said second portion of said dielectric layer, spaced region of the first conductivity type in said second island forming the source and drain regions of a second MOS transistor of said first conductivity type over said second portion of said dielectric layer;
- said second island being located wholly within a vertical projection of said field shield region through said second portion of said dielectric layer;
- a first electrode of a conductive material electrically connected to said substrate for receiving a first bias voltage for compensating for any charge in said dielectric layer below said first MOS transistor; and
- a second electrode of a conductive material electrically connected only to said field shield region for receiving a second bias voltage compensating for any charge in said dielectric layer below said second MOS transistor.
- 2. The CMOS device of claim 1, wherein said substrate consists of silicon material.
- 3. The CMOS device of claim 1, wherein said first conductivity type is P type, and said second conductivity type is N type.
- 4. THe CMOS device of claim 3, wherein said substrate has a P- conductivity, and said field shield region has an N- conductivity.
- 5. The CMOS device of claim 1, wherein said first conductivity type is N type, and said second conductivity type is P type.
- 6. The CMOS device of claim 5, wherein said substrate has an N- conductivity, and said field shield region has a P-conductivity.
- 7. The CMOS device of claim 4 including means connected said second electrode to a source of a positive DC voltage and means connecting said first electrode to a source of a negative DC bias voltage for forming a reverse bias PN junction between said field shield region and said substrate.
Government Interests
The United States Government has rights in this invention under Contract No. F19628-86-C-0086 with the United States Air Force.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
61-232676 |
Oct 1986 |
JPX |
61-232676 |
Oct 1986 |
JPX |
1120868 |
May 1989 |
JPX |