The present disclosure relates to the integration of microdevices into a system substrate as well as integrating vertical microdevices into a substrate. The invention further relates to providing misalignment adjustment in microdevices.
A few embodiments of this description are related to integration of microdevices into the system substrate. The system substrate may comprise micro light emitting diodes (LEDs), Organic LEDs, sensors, solid state devices, integrated circuits, (micro-electro-mechanical systems) MEMS, and/or other electronic components. Other embodiments are related to patterning and placing of microdevices in respect to the pixel arrays to optimize the microdevice utilizations in selective transfer processes. The receiving substrate may be, but is not limited to, a printed circuit board (PCB), thin film transistor backplane, integrated circuit substrate, or, in one case of optical microdevices such as LEDs, a component of a display, for example a driving circuitry backplane. The patterning of microdevice donor substrate and receiver substrate can be used in combination with different transfer technology including but not limited to pick and place with different mechanisms (e.g. electrostatic transfer head, elastomer transfer head), or direct transfer mechanism such as dual function pads and more.
In one embodiment, the invention relates to a bonding process of a microdevice into a system substrate where the system substrate has at least one pad for coupling to a microdevice and part of the pad on the system substrate or microdevice is shielded by a dielectric layer.
In one embodiment the invention relates to providing a method to minimize misalignment defects in microdevices, the method comprising, having a microdevice made of a stack of semiconductor layers, having active layers that are sandwiched between doped layers, coupling doped layers to ohmic layers, coupling the ohmic layers to a first and second electrodes, placing the microdevice on a first substrate, having a first bonding layer between the microdevice and the substrate, forming a planarization layer on the substrate and the microdevice, opening a VIA in the planarization on top of the microdevice; and making a third electrode larger than the VIA.
The present invention relates to a method to integrate vertical microdevices into a system substrate the method comprising, covering a sidewall of a microdevice with a first dielectric, covering a top surface of microdevice with a second dielectric, and creating a first VIA opening on the second dielectrics. The bottom side of the microdevice may be covered by a third dielectric and a second VIA opening is created in the third dielectric.
The foregoing and other advantages of the disclosure will become apparent upon reading the following detailed description and upon reference to the drawings.
The present disclosure is susceptible to various modifications and alternative forms, specific embodiments or implementations as have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the disclosure is not intended to be limited to the particular forms disclosed. Rather, the disclosure is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of an invention as defined by the appended claims.
In one embodiment, microdevices are transferred from a donor substrate into a system backplane where the microdevices connection pads are adhered to a pad on the system substrate at a temperature that is below the melting point of the materials on the pads of system substrate and microdevice pads.
In a related embodiment, the system substrate with integrated microdevices is heated to a temperature to form an alloy between the pads material on the system substrate and microdevice connection pads.
In yet another related embodiment, a material is filled around the pads of the microdevice or pads of system substrate prior to the alloying process. The filler materials can be cured first or cured at the same time to eliminate the dispersion/expansion of pad materials during the alloying process and as such eliminates possible shorting between pads or other components.
In another embodiment case, at least part of the pads on system substrate or microdevice is separated from other areas by a shield structure. The fence can be polymer or other types of materials.
In this description, the terms “optoelectronic device” and “microdevice” are used interchangeably. However, it is clear to one skilled in the art that the embodiments described here are independent of the device size.
In one embodiment the invention relates to providing a method to minimize misalignment defects in microdevices, the method comprising, having a microdevice made of a stack of semiconductor layers, having active layers that are sandwiched between doped layers, coupling doped layers to ohmic layers, coupling the ohmic layers to a first and second electrodes, placing the microdevice on a first substrate, having a first bonding layer between the microdevice and the substrate, forming a planarization layer on the substrate and the microdevice, opening a VIA in the planarization on top of the microdevice; and making a third electrode larger than the VIA.
In
In another case, the ohmic layer in the microdevice 200 is smaller than the surface of other layers. Here, the electrodes 202, and 204 are larger than the ohmic layer. There can be a dielectric layer covering the ohmic layer and there is an opening in the dielectric that allows the electrodes 202, and 204 to be coupled to the ohmic layers. The microdevice 200 is placed on a substrate 212. There can be a bonding layer 206 holding the microdevice onto the substrate 212. There can be a buffer/release layer 214 on top of the substrate and another buffer layer 216 on top of the layer 214.
A planarization layer 208 is formed on the substrate 212 and the microdevice 200. A VIA is open in the planarization layer 208 on top of the microdevice 200. The electrode layer 202 is larger than the VIA so that the misalignment is not causing the defect.
The electrode 210 is covering the VIA to couple to the microdevice and connect the microdevice into a signal. The electrode 210 can be transparent to allow the light generated by microdevice 200 to go through the electrode 210.
In one case electrode 210 can be reflective (or opaque). In that case, the electrode 210 can be larger than the microdevice 200 so that it does not light profile of the device 200 due to misalignment between microdevice 200 and the electrode 210. There can be misalignment by placing the microdevice 200 on the substrate 212. There can be misalignment in patterning of the electrode 210. The electrode 210 can be larger than the microdevice at least in one direction and the size difference can be the sum of all misalignments.
The electrode 210 can be part of a backplane 240 that is formed on top of the planarization layer 208. The backplane 240 can include driving circuits for controlling the microdevice 200. The circuits can be made of thin film transistors or CMOS or other types of semiconductors. The backplane may include a dielectric or buffer layer 208-2 separating passivation/planarization layer 208 from the rest of the backplane 240.
In
A VIA through the dielectric layer or the buffer layer 216 is formed to provide access to the electrode 204. The VIA can go through the bonding layer 206, or the bonding layer can be removed. The VIA can be smaller than the 204. The electrode 218 can be transparent to allow the light to pass through. In another case, the electrode 218 can be opaque or reflective. In this case, the electrode 218 can be larger than the device and extended over the edge of the device at least from one point. This allows it to accommodate misalignment without compromising the light profile.
There can be a thick support layer formed on top of the structure in the previous figure before bonding to the second substrate 220. The support layer can be part of the substrate. Or it can be the final substrate after the substrate 220 is removed.
In another case, there can be more than one electrode at the top or bottom of the microdevice, or there can be an electrode at the bottom where the microdevice is bonded to it.
Microdevices can be microLED or sensors or MEMS or OLEDs or etc. A system substrate consists of a substrate and a backplane circuitry which controls the microdevices by biasing the microdevices.
This embodiment relates to a method to integrate vertical microdevices into a system substrate the method comprising, covering a sidewall of a microdevice with a first dielectric, covering a top surface of microdevice with a second dielectric, and creating a first VIA opening on the second dielectrics. The bottom side of the microdevice may be covered by a third dielectric and a second VIA opening is created in the third dielectric
The microdevices can be in different forms such as vertical where at least one contact is at the top and one contact is at the bottom surface of the device.
The challenge with vertical microdevice integration into system substrate is the post processing to create contact to the top layer.
A pad 406 is formed on the bottom surface of the device 400. A dielectric shell 408 can be developed which is surrounding the pads. The dielectric shell 408 can be adhesive.
The system substrate 420 can have backplane circuit 422 on the top surface of the backplane. The backplane circuitry can be coupled to a second pad 424. A second shell 426 is formed to surround the pad 424. The second shell 426 can be adhesive. At least one dimension associated with the area of the shell 426 is larger than the one dimension of the microdevice 400.
The pad 406 of the microdevice 400 is coupled to the pad 424 of the system substrate 120. During the bonding process to couple the pads, the shields 406 and 424 are also bonded protecting the pads such that shields are also bonded to encapsulate the coupled bonds. After this process an electrode 428 can form on top of the device 400 to couple the top side through VIA 410 to the backplane 422. The electrode can be transparent, reflector or opaque.
In one case, it can be patterned in rows or columns. In another related case, it can form a common electrode for a set of microdevices on the system substrate.
The shield can be only on system substrate or microdevice or both. There can be a gap between the pads and shield. In another case, the shield and the pads are connected physically. The combined height of the shields can be the same as the combined height of the pads. If the combined height of either pad or shield is higher than that of the other one, the taller structure needs to be deformed during the bonding to provide coupling of the other structure.
While the present disclosure is susceptible to various modifications and alternative forms, specific embodiments or implementations have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the disclosure is not intended to be limited to the particular forms disclosed. Rather, the disclosure is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of an invention as defined by the appended claims.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CA2021/051218 | 9/2/2021 | WO |
Number | Date | Country | |
---|---|---|---|
63073594 | Sep 2020 | US | |
63082574 | Sep 2020 | US | |
63110535 | Nov 2020 | US |