Chen et al., “Design Methodilogy and Optimization of Gat Driven NMOS ESD Protection Circuits in SUbmicron CMOS Processes”, IEEE, vol. 45, Dec. 1998, pp. 2448-2456.* |
The Paper by Amerasekera et al., “Correlating Drain Junction Scaling, Salicide Thickness, and Lateral NPN Behavior, with the ESD/EOS Performance of a 0.25 μm CMOS Process,” 1996, IEEE, IEDM 96-893 to 96-896. |
The Paper by Charvaka Duvvury, “ESD: Design for IC Chip Quality and Reliability”, 2000 IEEE, pp. 251-259. |
The Paper by Polgreen et al., “Improving the ESD Failure Threshold of Silicided n-MOS Output Transistors by Ensuring Uniform Current Flow,” IEEE Transactions on Electron Devices, vol. 39, No. 2, Feb. 1992, pp. 379-388. |
The Paper by Natermans et al., “The Effect of Silicide on ESD Performance,” IEEE 1999, 37th Annual International Reliability Physics Symposium, San Diego, CA, pp. 154-158. |
Chen et al., “Design Methodology and Optimization of Gate-Driven NMOS ESD Protection Circuits in Submicron CMOS Processes,” IEEE Trans. on Electron Devices, vol. 45, No. 12, Dec. 1998, pp. 2448-2456. |