Claims
- 1. An integrated circuit, comprising:
- a set of operational conductors, wherein oversized operational areas are defined at substantially a first spaced distance around each operational conductor of said set of operational conductors;
- a first set of non-operational conductors, wherein each of said oversized operational areas is substantially continually adjacent to an operational conductor or a non-operational conductor, and wherein each of said oversized operational areas is adjacent to a non-operational conductor of said first set of non-operational conductors;
- a second set of non-operational conductors, wherein first oversized non-operational areas are defined at substantially a second spaced distance around each non-operational conductor of said first set of non-operational conductors, and wherein each said first oversized non-operational area is substantially continually adjacent to an operational conductor or an non-operational conductor of said second set of non-operational conductors, and wherein each of said first oversized non-operational areas is adjacent to a non-operational conductor of said second set of non-operational conductors; and
- a third set of non-operational conductors, wherein second oversized non-operational areas are defined at substantially a third spaced distance around each non-operational conductor of said second set of non-operational conductors, and wherein each said second oversized non-operational area is substantially continually adjacent to an non-operational conductor of said first set of non-operational conductors or an non-operational conductor of said third set of non-operational conductors, and wherein each of said second oversized non-operational areas is adjacent to a non-operational conductor of said third set of non-operational conductors.
- 2. The integrated circuit of claim 1, wherein operational conductors of said set of operational conductors and non-operational conductors of said first set of non-operational conductors comprise metal.
- 3. The integrated circuit of claim 1, wherein said set of operational conductors and said first set of non-operational conductors are arranged within substantially the same level.
- 4. The integrated circuit of claim 1, wherein said set of operational conductors and said first set of non-operation conductors are arranged upon a dielectric surface.
- 5. The integrated circuit of claim 1, wherein operational conductors of said set of operational conductors and non-operational conductors of said first set of non-operational conductors comprise a substantially uniform lateral width, and wherein said first, second, and third spaced distances are each less than three times said substantially uniform lateral width.
- 6. The integrated circuit of claim 1, wherein operational conductors of said set of operational conductors and non-operational conductors of said first set of non-operational conductors comprise a substantially uniform lateral width, and wherein said first, second, and third spaced distances are each less than two times said substantially uniform lateral width.
- 7. The integrated circuit of claim 1, wherein operational conductors of said set of operational conductors and non-operational conductors of said first set of non-operational conductors comprise a substantially uniform lateral width, and wherein said first, second, and third spaced distances are each less than said substantially uniform lateral width.
- 8. An integrated circuit, comprising:
- a set of operational conductors, wherein oversized operational areas are defined at substantially a first spaced distance around each operational conductor of said set of operational conductors; and
- a first set of non-operational conductors, wherein each said oversized operational area is substantially continually adjacent to an operational conductor or a non-operational conductor, and wherein each of said oversized operational areas is adjacent to a non-operational conductor of said first set of non-operational conductors, and wherein said first set of non-operational conductors is contained within a field region of said integrated circuit, and wherein operational conductors of said set of operational conductors and non-operational conductors of said first set of non-operational conductors comprise a substantially uniform lateral width, and wherein said first spaced distance is less than three times said substantially uniform lateral width.
- 9. The integrated circuit of claim 8, further comprising a second set of non-operational conductors contained within a field region of said integrated circuit, wherein first oversized non-operational areas are defined at substantially a second spaced distance around each non-operational conductor of said first set of non-operational conductors, and wherein each said first oversized non-operational area is substantially continually adjacent to an operational conductor or an non-operational conductor of said second set of non-operational conductors, and wherein each of said first oversized non-operational areas is adjacent to a non-operational conductor of said second set of non-operational conductors.
- 10. The integrated circuit of claim 9, further comprising a third set of non-operational conductors contained within a field region of said integrated circuit, wherein second oversized non-operational areas are defined at substantially a third spaced distance around each non-operational conductor of said second set of non-operational conductors, and wherein each said second oversized non-operational area is substantially continually adjacent to an non-operational conductor of said first set of non-operational conductors or an non-operational conductor of said third set of non-operational conductors, and wherein each of said second oversized non-operational areas is adjacent to a non-operational conductor of said third set of non-operational conductors.
- 11. The integrated circuit of claim 8, wherein operational conductors of said set of operational conductors and non-operational conductors of said first set of non-operational conductors comprise polysilicon.
- 12. The integrated circuit of claim 8, wherein said set of operational conductors and said first set of non-operational conductors are arranged within substantially the same level.
- 13. The integrated circuit of claim 8, wherein said set of operational conductors and said first set of non-operation conductors are arranged upon a dielectric surface.
- 14. The integrated circuit of claim 8, wherein said first spaced distance is less than two times said substantially uniform lateral width.
- 15. The integrated circuit of claim 8, wherein said first spaced distance is less than said substantially uniform lateral width.
Parent Case Info
This application is a division of Ser. No. 08/659,165 filed Jun. 5, 1996 now U.S. Pat. No. 5,766,803.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
659165 |
Jun 1996 |
|