Claims
- 1. Synchronous dynamic random access memory apparatus including:respective first, second and third synchronous dynamic random access memory devices, each device having two banks; and access control means connected to said first, second and third devices and operable to cause mutually-corresponding banks of the first and second devices to be accessed in parallel with one another, whilst permitting the banks of said third device to be accessed individually.
- 2. Apparatus as claimed in claim 1, wherein a burst length of said first and second devices is different from a burst length of said third device.
- 3. Apparatus as claimed in claim 1, wherein the banks of one of the devices are of a different width from those of another of the devices.
- 4. Synchronous dynamic random access memory apparatus including respective first and second synchronous dynamic random access memory devices, each device having two banks, and the banks of the first device being of a different width from the banks of the second device.
- 5. A synchronous dynamic random access memory apparatus, comprising:first, second and third devices, each comprising a synchronous dynamic random access memory having two banks; and an access controller connected to said first, second and third devices and operable to cause mutually-corresponding and respective banks of the first and second devices to be accessed in parallel with one another, while permitting the two banks of said third device to be accessed individually.
- 6. A synchronous dynamic random access memory apparatus as claimed in claim 5, wherein a burst length of said first and second devices is different from a burst length of said third device.
- 7. A synchronous dynamic random access memory apparatus, comprising:first and second devices, each comprising a synchronous dynamic random access memory device having two banks, the banks of the first device being of a different width than the banks of the second device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9726668 |
Dec 1997 |
GB |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/192,488, filed Nov. 17, 1998, now allowed.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5367494 |
Shebanow et al. |
Nov 1994 |
A |
5420997 |
Browning et al. |
May 1995 |
A |
5592432 |
Vishlitzky et al. |
Jan 1997 |
A |
5636173 |
Schaefer |
Jun 1997 |
A |
5748551 |
Ryan et al. |
May 1998 |
A |
6034911 |
Aimoto et al. |
Mar 2000 |
A |
Foreign Referenced Citations (6)
Number |
Date |
Country |
0224691 |
Jun 1987 |
EP |
0 737 981 |
Oct 1996 |
EP |
0 747 825 |
Dec 1996 |
EP |
2 248 322 |
May 1992 |
GB |
2 271 003 |
Mar 1994 |
GB |
9739437 |
Oct 1997 |
WO |
Non-Patent Literature Citations (2)
Entry |
Fujitsu Product Profile Sheet MB811171622A, Edition 1.0, Jul. 1996, “CMOS 2× 512K×16 Synchronous DRAM.”. |
Dialog Accession No. 01603522 & Microprocessor Report, v7, n7, p10(2), May 31, 1993, Case B, “AMD upgrades performance of 29200 . . . ”. |