Claims
- 1. An integrated circuit memory array comprising:
- a substrate;
- a surface layer of first conductivity type overlying said substrate and divided into a plurality of discrete areas;
- a plurality of memory cells defined and adjacently disposed in associated rows and columns in a single one of said areas of first conductivity type, each cell comprising two cross-coupled transistors of one conductivity type, each of said transistors having base, emitter and collector regions, and load transistors of the other conductivity type having base, emitter, and collector regions; said base regions of said cross-coupled transistors being surface regions of the second conductivity type, extending in said one area of said surface layer, and separating said collector regions of said cross-coupled transistors from said one area which defines a common emitter region of said cross-coupled transistors; said memory cells in adjacent rows being directly adjacent;
- a bit line, connected to said base region of at least one of said cross-coupled transistors through a bit line transistor;
- said one area of said surface layer of first conductivity type forming a common node, directly interconnecting each of said base regions of said load transistors and each of said emitter regions of said cross-coupled transistors, for each of said memory cells;
- means connected to said node, for supplying a constant current to said memory array, connected to a point of constant potential;
- a row selection line connected to said emitter regions of said load transistors in an associated row of memory cells;
- a column selection circuit connected to said bit line for selecting a predetermined column of said memory array; and
- selection means for controlling the level of array current which flows to respective selected and unselected ones of said cells.
- 2. A memory array as defined in claim 1, wherein during write selection said constant array current is greater to said unselected ones than to said selected ones of said cells.
- 3. A memory array as defined in claim 1, wherein during read selection said constant array current is greater to said selected ones than to said unselected ones of said cells.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7309453 |
Jul 1973 |
NLX |
|
Parent Case Info
This is a continuation of application Ser. No. 614,252, filed Sept. 17, 1975, now abandoned, which was a continuation of application Ser. No. 484,123, filed June 28, 1974, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3655999 |
Wiedmann |
Apr 1972 |
|
3745540 |
Taniguchi et al. |
Jul 1973 |
|
3801967 |
Berger et al. |
Apr 1974 |
|
Non-Patent Literature Citations (2)
Entry |
Wiedmann, Random Access Memory Cell, IBM Technical Disclosure Bulletin, 11/71, vol. 14, No. 6, pp. 1721-1722. |
Wiedmann, High-Density Static Bipolar Memory, 1973, IEEE International Solid-State Circuits Conference, 2/14/73, pp. 56-57. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
614252 |
Sep 1975 |
|
Parent |
484123 |
Jun 1974 |
|