Claims
- 1. A memory cell configuration, comprising:
a memory cell having a memory element and a transistor connected in series with said memory element, said memory element having an electrical resistance representing an information item that can be influenced by a magnetic field; a write line; a bit line running transversely to said write line and electrically connected to said transistor, said bit line and said write line cross in a region of said memory element and both serve for generating the magnetic field; and a gate line connected to and driving said transistor, said gate line running transversely with respect to said bit line, and through which the information item can be read out.
- 2. The memory cell configuration according to claim 1, including a voltage terminal serving as a common terminal to a plurality of memory cells, and said memory cell is connected between said bit line and said voltage terminal.
- 3. The memory cell configuration according to claim 2, wherein said write line and said gate line coincide with each other.
- 4. The memory cell configuration according to claim 1, wherein said memory cell is connected between said bit line and said write line.
- 5. The memory cell configuration according to claim 1, wherein said transistor and said memory element are disposed one above the other.
- 6. The memory cell configuration according to claim 5, including a contact;
wherein said transistor has a first source/drain region electrically connected through said contact to said memory element disposed above said transistor and a second source/drain region; including an insulation layer, said write line is disposed under said memory element and next to said contact and is insulated from said memory element by said insulation layer; and wherein said memory element is electrically connected to said bit line disposed above said memory element.
- 7. The memory cell configuration according to claim 1, wherein:
said transistor is a planar MOS transistor and has a first source/drain region and a second source/drain region; and said memory cell is one of a plurality of memory cells, said transistor of adjacent ones of said memory cells along said bit line share a common said second source/drain region.
- 8. The memory cell configuration according to claim 6,
wherein said transistor is a vertical MOS transistor; wherein said transistor has a semiconductor structure formed of said first source/drain region and a channel region disposed below said first source/drain region; wherein said semiconductor structure has a first side wall and a second side wall opposite said first side wall, said gate line is disposed on said first side wall; including a channel stop for preventing a formation of a channel and adjoining said second side wall; and wherein said memory cell is one of a plurality of memory cells having a plurality of transistors and memory elements, said gate line is one of a plurality of gate lines, a respective gate line for driving a respective transistor of an adjacent memory cell along said bit line is disposed on said second side wall of said semiconductor structure.
- 9. The memory cell configuration according to claim 8,
including a voltage terminal; and wherein said second source/drain regions of said transistors are configured as a continuous layer and are connected to said voltage terminal.
- 10. The memory cell configuration according to claim 1, wherein:
said memory element includes at least two magnetic layers each requiring different threshold fields for changing a magnetization direction; and a nonmagnetic layer disposed between said magnetic layers, and said memory element is contact-connected such that current flows perpendicularly to planes of said magnetic and said nonmagnetic layers.
- 11. A method for fabricating a memory cell configuration, which comprises the steps of:
producing trenches running essentially parallel to one another in a substrate and as a result of which strip-type semiconductor structures are produced; producing first source/drain regions of vertical transistors in the strip-type semiconductor structures; producing channel regions of the vertical transistors under the first source/drain regions in the strip-type semiconductor structures; producing channel stop regions at least on parts of side walls of the strip-type semiconductor structures by inclined implantation; producing gate lines for driving the transistors in the trenches; forming memory elements each connected to one of the transistors and together defining memory cells, each of the memory elements having an electrical resistance representing an information item which can be influenced by a magnetic field; producing bit lines disposed transversely with respect to the gate lines and connected to the memory cells; and producing write lines disposed transversely with respect to the bit lines, the write lines cross the bit lines in regions of the memory elements.
- 12. The method according to claim 11, which comprises:
forming the channel stop regions by use of two masked inclined implantations in such a way that they are disposed along the semiconductor structure alternately on a first side wall and on a second side wall of the semiconductor structures; and producing two of the gate lines in each of the trenches by depositing a conductive material and etching back the conductive material until the gate lines are produced as spacers.
- 13. The method according to claim 11, which comprises:
producing contacts on the first source/drain regions of the transistors; forming one of the write lines, next to each of the contacts, the write lines being produced from a softer material than a material of the contacts, an upper area of the write lines lying at one of a same level and higher than a level of an upper area of the contacts; removing each of the write lines by chemical mechanical polishing until the contacts protrudes somewhat; producing an insulation on the write lines with an insulating material being deposited and planarized until the upper area of the contacts is uncovered; producing each of the memory elements, above the insulation and above and adjoining one of the contacts; and producing the bit lines running transverse with respect to the write lines above the memory elements and electrically connected to the memory elements.
- 14. The method according to claim 13, which comprises:
after producing the transistors, producing an insulating layer in which the contacts are produced; etching, with an aid of a strip-type mask which partially overlaps the contacts, the insulating layer; and subsequently depositing a conductive material and one of etching back and planarizing the conductive material such that the writes lines are produced.
- 15. The method according to claim 14, which comprises cutting through the insulating layer until the gate lines are uncovered.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 198 31 820.0 |
Jul 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This is a continuation of copending International Application PCT/DE99/01958, filed Jul. 1, 1999, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/DE99/01958 |
Jul 1999 |
US |
| Child |
09761801 |
Jan 2001 |
US |