Claims
- 1. A method of forming a storage device, comprising the steps of:providing a substrate; forming a tunnel dielectric over the substrate; forming nanoclusters over the tunnel dielectric; forming a thin layer of nitride on the nanoclusters; forming a control dielectric layer over the nanoclusters; and forming a conductive layer over the control dielectric layer.
- 2. The method of claim 1, wherein the thin layer of nitride is formed by flowing at least one of ammonia, N2O, and NO, without other reactants, over the nanoclusters.
- 3. The method of claim 2, wherein the control dielectric layer includes at least one of zirconium oxide, hafnium oxide, aluminum oxide, lanthanum oxide, silicon-rich silicon oxide, and titanium oxide.
- 4. The method of claim 2, wherein the nanocrystals are hemispherical.
- 5. The method of claim 2, wherein forming the control dielectric layer further comprises:forming a thin oxide layer; forming a silicon-rich oxide layer on the thin oxide layer; and forming an additional oxide layer on the silicon rich oxide layer.
- 6. A method of forming a storage device, comprising the steps of:providing a substrate; forming a tunnel dielectric over the substrate; forming nanoclusters over the tunnel dielectric; depositing a first layer of oxide over the nanoclusters and the tunnel dielectric; depositing a silicon-rich oxide layer over the first layer of oxide; depositing a second layer of oxide over the silicon-rich oxide layer; and depositing a conductive layer over the second layer of oxide.
- 7. The method of claim 6, wherein thickness of the first layer of oxide is less than twenty angstroms.
- 8. The method of claim 6, wherein the nanoclusters are substantially hemispherical in shape.
- 9. The method of claim 6, further comprising the step of nitriding a surface of the nanoclusters without nitriding the tunnel dielectric.
- 10. The method of claim 9, wherein the step of nitriding further comprises flowing at least one of ammonia, N2O, and NO, without other reactants, over the nanoclusters.
- 11. The method of claim 10, wherein the step of flowing occurs at a temperature within a range of 700-1000 degrees Celsius and at a pressure within a pressure range of 1-760 Torr.
- 12. The method of claim 6, further comprising the step of depositing nitride on the nanoclusters and on portions of the tunnel dielectric between the nanoclusters.
- 13. A method of forming a storage device, comprising the steps of:providing a substrate; forming a tunnel dielectric over the substrate; forming nanoclusters over the tunnel dielectric; forming a control dielectric over the nanoclusters, wherein the control dielectric includes at least one of zirconium oxide, hafnium oxide, aluminum oxide, lanthanum oxide, silicon-rich silicon oxide, and titanium oxide; and forming a conductive layer over the control dielectric.
- 14. The method of claim 13, wherein the nanoclusters are substantially hemispherical in shape.
- 15. The method of claim 13, further comprising the step of nitriding a surface of the nanoclusters without nitriding the tunnel dielectric.
- 16. The method of claim 15, wherein the step of nitriding further comprises flowing at least one of ammonia, N2O, and NO, without other reactants, over the nanoclusters.
- 17. The method of claim 13, further comprising the step of depositing nitride on the nanoclusters and on portions of the tunnel dielectric between the nanoclusters.
CROSS-REFERENCES TO RELATED APPLICATIONS
Related subject matter is disclosed in U.S. application Docket No. SC 11076TP entitled “Memory Device and Method for Manufacture,” U.S. application Docket No. SC10966TP entitled “Memory Device and Method for Using Prefabricated Isolated Storage Elements,” and U.S. application Docket No. SC11074TP entitled “Memory Device Including Nanoclusters Deposited on a Modified Tunnel Dielectric Layer and Method for Manufacture,” filed simultaneously herewith and assigned to the assignee hereof.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
Wahl et al., “Write, Erase and Storage Times in Nanocrystal Memories and the Role of Interface States,” IEEE, pp. 15.4.1-15.4.4 (1999). |
Kim, et al. “Room Temperature Single Electron Effects in Si Quantum Dot Memory with Oxide-Nitride Tunneling Dielectrics,” IEEE, 4 pgs. (1998). |