Claims
- 1. A method of forming a memory device, the method comprising the steps of:forming a plurality of undoped polysilicon gates, the gates being grouped into three groups, the three groups comprising first conductivity-type peripheral gates, second conductivity-type peripheral gates, and array gates; masking with a first masking layer the array gates and the first conductivity type peripheral gates such that the second conductivity type peripheral gates remain unmasked; forming a plurality of second conductivity-type peripheral transistors by doping each of the second conductivity-type peripheral gates while simultaneously doping a first and a second source/drain region adjacent each of the second conductivity-type peripheral gates; masking with a second masking layer the second conductivity-type peripheral gates such that the first conductivity type peripheral gates remain unmasked and with conductive pads adjacent the array gates; and forming a plurality of first conductivity-type peripheral transistors by doping each of the first conductivity-type peripheral gates while simultaneously doping a first and a second source/drain region adjacent each of the first conductivity-type peripheral gates.
- 2. The method of claim 1 wherein the first conductivity type comprises n-type and the second conductivity type comprises p-type.
- 3. The method of claim 1 wherein the second conductivity-type peripheral transistors are formed prior to forming the first conductivity-type peripheral transistors.
- 4. The method of claim 1 wherein the first conductivity-type peripheral transistors are formed prior to forming the second conductivity-type peripheral transistors.
- 5. The method of claim 1 wherein each of the array gates are doped at the same time the second conductivity-type peripheral transistors are doped.
- 6. The method of claim 1 and further comprising the step of forming an insulating region over each of the undoped polysilicon gates and etching back a portion of the insulating region prior to forming the second conductivity-type peripheral transistors and prior to forming the first conductivity-type peripheral transistors.
- 7. The method of claim 1 and further comprising the step of forming a plurality of memory cells each of which includes one of the array gates.
- 8. The method of claim 7 wherein the plurality of memory cells comprises a plurality of dynamic random access memory cells.
- 9. The method of claim 8 wherein the plurality of memory cells includes at least 64 million memory cells.
Parent Case Info
This application claims the benefit of No. 60/063,965, filed Oct. 31, 1997.
US Referenced Citations (7)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/063965 |
Oct 1997 |
US |