Claims
- 1. An integrated circuit memory, comprising:
an array of memory cells; and peripheral circuits, include sense amplifiers and address decode logic, connected to provide data access to said cells from external pins; wherein at least some portions of said peripheral circuits include field-effect transistors having gates formed from a patterned conductive thin-film layer and having source/drain regions of a first conductivity type which are clad with a self-aligned metal silicide layer; and wherein at least some portions of said memory cells include field-effect transistors having gates formed from said conductive thin-film layer and having source/drain regions of said first conductivity type which are not clad with a self-aligned metal silicide layer.
- 2. The integrated circuit of claim 1, wherein said memory cells are SRAM cells.
- 3. The integrated circuit of claim 1, wherein said memory cells are 4T SRAM cells.
- 4. The integrated circuit of claim 1, wherein said metal silicide is titanium silicide.
- 5. The integrated circuit of claim 1, wherein said metal silicide comprises titanium silicide, and is further clad with titanium nitride.
- 6. The integrated circuit of claim 1, wherein said first conductivity type is n-type.
- 7. The integrated circuit of claim 1, wherein said field-effect transistors have gates formed from a patterned conductive thin-film layer.
- 8. An integrated circuit memory, comprising:
an array of memory cells, individual ones of said cells being connected to be powered by first and second supply voltages, and including a pair of field-effect driver transistors having source/drain regions thereof provided by diffusions in a substantially monocrystalline semiconductor material, said driver transistors being cross-coupled to pull a pair of complementary data nodes toward said first supply voltage; a pair of load elements connected to pull at least one of said data nodes toward said second supply voltage; and at least one pass transistor connected to selectably provide access to one of said data nodes; and peripheral circuits, include sense amplifiers and address decode logic, connected to provide data access to said cells from external pins; wherein at least some portions of said peripheral circuits include field-effect transistors having source/drain regions thereof provided by diffusions in said semiconductor material which are clad with a self-aligned metal silicide layer; and wherein said source/drain regions of said driver transistors are not clad with a self-aligned metal silicide layer.
- 9. The integrated circuit of claim 8, wherein said memory cells are SRAM cells.
- 10. The integrated circuit of claim 8, wherein said memory cells are 4T SRAM cells.
- 11. The integrated circuit of claim 8, wherein said metal silicide is titanium silicide.
- 12. The integrated circuit of claim 8, wherein said metal silicide layer comprises titanium silicide, and is further clad with titanium nitride.
- 13. The integrated circuit of claim 8, wherein said field-effect driver transistors have gates formed from a patterned conductive thin-film layer.
- 14. An integrated circuit memory, comprising:
an array of memory cells, individual ones of said cells being connected to be powered by first and second supply voltages, and including a pair of field-effect driver transistors having source/drain regions thereof provided by diffusions in a substantially monocrystalline semiconductor material, said driver transistors being cross-coupled to pull a pair of complementary data nodes toward said first supply voltage;
a pair of load elements connected to pull at least one of said data nodes toward said second supply voltage; and at least one pass transistor connected to selectably provide access to one of said data nodes; peripheral circuits, include sense amplifiers and address decode logic, connected to provide data access to said cells from external pins; wherein at least one said supply voltage is routed to said cells through diffusions which are clad with a self-aligned metal silicide layer; and wherein said source/drain regions of said driver transistors are not clad with a self-aligned metal silicide layer.
- 15. The integrated circuit of claim 14, wherein said memory cells are SRAM cells.
- 16. The integrated circuit of claim 14, wherein said memory cells are 4T SRAM cells.
- 17. The integrated circuit of claim 14, wherein said metal silicide is titanium silicide.
- 18. The integrated circuit of claim 14, wherein said metal silicide layer comprises titanium silicide, and is further clad with titanium nitride.
- 19. The integrated circuit of claim 14, wherein field-effect driver transistors have gates formed from a patterned conductive thin-film layer.
- 20. An integrated circuit memory, comprising:
an array of memory cells,
individual ones of said cells including field-effect transistors having source/drain regions thereof provided by diffusions in a substantially monocrystalline semiconductor material, individual ones of said cells being connected to be powered by first and second supply voltages; and peripheral circuits, include sense amplifiers and address decode logic, connected to provide data access to said cells from external pins; wherein at least one said supply voltage is routed to said cells through diffusions which are clad with a self-aligned metal silicide layer.
- 21. The integrated circuit of claim 20, wherein said memory cells are SRAM cells.
- 22. The integrated circuit of claim 20, wherein said memory cells are 4T SRAM cells.
- 23. The integrated circuit of claim 20, wherein said metal silicide is titanium silicide.
- 24. The integrated circuit of claim 20, wherein said metal silicide comprises titanium silicide, and is further clad with titanium nitride.
- 25. The integrated circuit of claim 20, wherein said first conductivity type is n-type.
- 26. The integrated circuit of claim 20, wherein field-effect driver transistors have gates formed from a patterned conductive thin-film layer.
- 27. A fabrication method, comprising the steps of:
(a.) providing a substrate having monocrystalline semiconductor material in active areas, at a first surface thereof, which are laterally separated by isolation regions; (b.) forming a patterned gate layer overlying and capacitively coupled to portions of ones of said active areas, in locations which define transistor portions of memory cells and also define transistor portions of peripheral logic; (c.) forming self-aligned dielectric spacers along the edges of said thin-film layer; and (d.) depositing and reacting a metal on at least some ones of said active areas, to form a metal silicide at the surfaces of said active areas; wherein a masking step is used in connection with said step (d.), in locations such that said step (d.) ultimately provides said metal silicide in said transistor portions of said peripheral logic, but not in said transistor portions of said memory cells.
- 28. A fabrication method, comprising the steps of:
(a.) providing a substrate having monocrystalline semiconductor material in active areas, at a first surface thereof, which are laterally separated by isolation regions; (b.) forming a patterned gate layer overlying and capacitively coupled to portions of ones of said active areas, in locations which define transistor portions of memory cells and also define transistor portions of peripheral logic; (c.) forming self-aligned dielectric spacers along the edges of said thin-film layer; and (d.) depositing and reacting a metal on at least some ones of said active areas, to form a metal silicide at the surfaces of said active areas; wherein a masking step is used in connection with said step (d.), in locations such that said step (d.) ultimately provides said metal silicide in said transistor portions of said peripheral logic, but not in said transistor portions of said memory cells.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority as a continuation-in-part of 08/169,587 filed Dec. 17, 1993, which is hereby incorporated by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
08872612 |
Jun 1997 |
US |
Child |
09900916 |
Jul 2001 |
US |
Parent |
08482979 |
Jun 1995 |
US |
Child |
08872612 |
Jun 1997 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08169587 |
Dec 1993 |
US |
Child |
08482979 |
Jun 1995 |
US |