Claims
- 1. A memory system comprising:a first memory device; a second memory device stacked on the first memory device; and a data buffer coupled to the first and second memory devices, wherein the data buffer is not stacked with the first and second memory devices, and the data buffer and memory devices are mounted in separate packages.
- 2. A memory system according to claim 1 further comprising a third memory device stacked on the second memory device and coupled to the data buffer.
- 3. A memory system according to claim 1 further comprising a data bus coupled to the data buffer.
- 4. A memory system according to claim 3 further comprising a memory controller coupled to the data bus.
- 5. A memory system comprising:a data bus; a stack of memory devices, and a data buffer coupled between the stack of memory devices and the data bus, wherein the stack of memory devices is not stacked on the data buffer, and the data buffer and memory devices are mounted in separate packages.
Parent Case Info
This application is a continuation of prior U.S. patent application Ser. No. 09/666,528 filed Sep. 18, 2000 now U.S. Pat. No. 6,487,102.
US Referenced Citations (10)
| Number |
Name |
Date |
Kind |
|
3787673 |
Watson et al. |
Jan 1974 |
A |
|
4982265 |
Watanabe et al. |
Jan 1991 |
A |
|
5517057 |
Beilstein, Jr. et al. |
May 1996 |
A |
|
5532954 |
Bechtolsheim et al. |
Jul 1996 |
A |
|
5581498 |
Ludwig et al. |
Dec 1996 |
A |
|
5790447 |
Laudon et al. |
Aug 1998 |
A |
|
5943254 |
Bakeman, Jr. et al. |
Aug 1999 |
A |
|
5953215 |
Karabatsos |
Sep 1999 |
A |
|
5963716 |
Welborn et al. |
Oct 1999 |
A |
|
6211883 |
Goel |
Apr 2001 |
B1 |
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 0 744 748 |
Nov 1996 |
EP |
| PCTUS9825181 |
Nov 1998 |
WO |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/666528 |
Sep 2000 |
US |
| Child |
10/263995 |
|
US |