Claims
- 1. A memory transistor in an EEPROM cell, said memory transistor comprising:
- a pair of source/drain regions formed in a substrate;
- a floating gate formed over one of said source/drain regions and a channel region located between said source/drain regions, said floating gate being separated from said one of said source/drain regions and from said channel region by a gate oxide layer and from the other of said source/drain regions by a tunneling oxide layer, said gate oxide layer being thicker than said tunneling oxide layer; and
- a control gate located over said floating gate,
- wherein said floating gate comprises a central region located directly below said control gate and a peripheral region extending laterally outward beyond the edges of said control gate around the entire periphery of said control gate, said tunneling oxide layer being located under said central region of said floating gate.
- 2. The memory transistor of claim 1 wherein said floating gate is formed of polysilicon.
Parent Case Info
This application is a continuation of application Ser. No. 08/298,239, filed Aug. 30, 1994 now abandoned.
US Referenced Citations (15)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0256993 |
Feb 1988 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
298239 |
Aug 1994 |
|