The present disclosure relates generally to metal containing materials and their formation, and, in particular, the present disclosure relates to metal containing materials formed from a metal-containing precursor gas and a source gas.
Metal containing materials, e.g., metal nitrides, such as tantalum nitrides, tungsten nitrides, titanium nitrides, etc., are sometimes used as control gates in integrated circuit components, such as non-volatile memory cells of flash memory devices, control gates for select gates, e.g., in memory arrays, control gates of transistors, e.g., field effect transistors, etc. For example, a non-volatile memory cell, e.g., of a flash memory, such as a NAND flash memory, may include a one-transistor memory cell having a control gate including a metal containing material. Changes in threshold voltage of the cells, through programming (which is sometimes referred to as writing) of charge storage nodes (e.g., floating gates or charge traps) or other physical phenomena (e.g., phase change, resistance change, or polarization), determine the data value of each cell. Common uses for flash memory include personal computers, personal digital assistants (PDAs), digital cameras, digital media players, cellular telephones, and removable memory modules.
Metal containing materials (e.g., metal containing films) are sometimes formed on a surface of a material, such as a conductor, dielectric, semiconductor, etc., using chemical vapor deposition (CVD) or physical vapor deposition (PVD) techniques. For example, a chemical vapor deposition technique may involve depositing a thickness of a metal containing material as a result of chemical reactions between various gasses. These gasses are fed to contact the surface of the material on which the thickness of metal containing material is to be formed. For example, the gases may be fed into a processing area, such as a reactor, that contains the material on which the thickness of metal containing material is to be deposited. In general, the reactions involve a metal containing precursor gas to supply the metal ion and a source gas to supply the reducing agent.
The gasses subsequently react to form the thickness of metal containing material over the surface. For example, depositing a thickness of a metal containing material (e.g., a metal nitride) may involve feeding a metal containing precursor gas, such as a tantalum, titanium, or tungsten containing precursor, and a nitrogen containing source gas, such as ammonia (NH3), to contact the surface of the material so that the metal containing precursor gas and the nitrogen source gas react to form the thickness of metal nitride on the surface.
One problem with the technique of
For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for alternative methods for forming metal containing materials, such as metal nitride films.
In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown, by way of illustration, specific embodiments. In the drawings, like numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical, chemical and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present disclosure is defined only by the appended claims and equivalents thereof. The term semiconductor can refer to, for example, a layer of material, a wafer, or a substrate, and includes any base semiconductor structure. “Semiconductor” is to be understood as including silicon-on-sapphire (SOS) technology, silicon-on-insulator (SOI) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of a silicon supported by a base semiconductor structure, as well as other semiconductor structures well known to one skilled in the art. Furthermore, when reference is made to a semiconductor in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure, and the term semiconductor can include the underlying layers containing such regions/junctions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present disclosure is defined only by the appended claims and equivalents thereof.
Memory device 200 also includes input/output (I/O) control circuitry 212 to manage input of commands, addresses and data to the memory device 200 as well as output of data and status information from the memory device 200. An address register 214 is in communication with I/O control circuitry 212, and row decoder 208 and column decoder 210 to latch the address signals prior to decoding. A command register 224 is in communication with I/O control circuitry 212 and control logic 216 to latch incoming commands. Control logic 216 controls access to the memory array 204 in response to the commands and generates status information for the external processor 230. The control logic 216 is in communication with row decoder 208 and column decoder 210 to control the row decoder 208 and column decoder 210 in response to the addresses.
Control logic 216 is also in communication with a cache register 218. Cache register 218 latches data, either incoming or outgoing, as directed by control logic 216 to temporarily store data while the memory array 204 is busy writing or reading, respectively, other data. During a write operation, data is passed from the cache register 218 to data register 220 for transfer to the memory array 204; then new data is latched in the cache register 218 from the I/O control circuitry 212. During a read operation, data is passed from the cache register 218 to the I/O control circuitry 212 for output to the external processor 230; then new data is passed from the data register 220 to the cache register 218. A status register 222 is in communication with I/O control circuitry 212 and control logic 216 to latch the status information for output to the processor 230.
Memory device 200 receives control signals at control logic 216 from processor 230 over a control link 232. The control signals may include at least a chip enable CE#, a command latch enable CLE, an address latch enable ALE, and a write enable WE#. Memory device 200 receives command signals (which represent commands), address signals (which represent addresses), and data signals (which represent data) from processor 230 over a multiplexed input/output (I/O) bus 234 and outputs data to processor 230 over I/O bus 234.
For example, the commands are received over input/output (I/O) pins [7:0] of I/O bus 234 at I/O control circuitry 212 and are written into command register 224. The addresses are received over input/output (I/O) pins [7:0] of bus 134 at I/O control circuitry 212 and are written into address register 214. The data are received over input/output (I/O) pins [7:0] for an 8-bit device or input/output (I/O) pins [15:0] for a 16-bit device at I/O control circuitry 212 and are written into cache register 218. The data are subsequently written into data register 220 for programming memory array 204. For another embodiment, cache register 218 may be omitted, and the data are written directly into data register 220. Data are also output over input/output (I/O) pins [7:0] for an 8-bit device or input/output (I/O) pins [15:0] for a 16-bit device.
It will be appreciated by those skilled in the art that additional circuitry and signals can be provided, and that the memory device of
Additionally, while specific I/O pins are described in accordance with popular conventions for receipt and output of the various signals, it is noted that other combinations or numbers of I/O pins may be used in the various embodiments.
Memory array 300 is arranged in rows (each corresponding to a word line 302) and columns. Each column includes a string, such as NAND strings 3061 to 306M. Each NAND string 306 is coupled to a common source line 316 and includes memory cells 3081 to 308N (e.g., floating gate transistors) each located at an intersection of a word line 302 and a local bit line 304. The memory cells 308 represent non-volatile memory cells for storage of data. The memory cells 308 of each NAND string 306 are connected in series, source to drain, between a source select line 314 and a drain select line 315.
Source select line 314 includes a source select gate 310, e.g., a field-effect transistor (FET), at each intersection between a NAND string 306 and source select line 314, and drain select line 315 includes a drain select gate 312, e.g., a field-effect transistor (FET), at each intersection between a NAND string 306 and drain select line 315. In this way, the memory cells 308 of each NAND string 306 are connected between a source select gate 310 and a drain select gate 312.
A source of each source select gate 310 is connected to common source line 316 and thus selectively couples its respective NAND string 306 to common source line 316. The drain of each source select gate 310 is connected to the source of the memory cell 308 of the corresponding NAND string 306. For example, the drain of source select gate 3101 is connected to the source of memory cell 3081 of the corresponding NAND string 3061. A control gate 320 of each source select gate 310 is connected to source select line 314. Control gate 320 and source select line 314 may include a metal containing material formed in accordance with the embodiments of the present disclosure.
The drain of each drain select gate 312 is connected to the local bit line 304 for the corresponding NAND string at a drain contact 328. For example, the drain of drain select gate 3121 is connected to the local bit line 3041 for the corresponding NAND string 3061 at drain contact 3281. The source of each drain select gate 312 is connected to the drain of the last memory cell 308N of the corresponding NAND string 306. For example, the source of drain select gate 3121 is connected to the drain of memory cell 308N of the corresponding NAND string 3061. A control gate 322 of each drain select gate 312 is connected to drain select line 315. Control gate 322 and drain select line 315 may include a metal containing material formed in accordance with the embodiments of the present disclosure.
Typical construction of memory cells 308 includes a source 330 and a drain 332, a charge storage node 334 (e.g., a floating gate, charge trap, etc.) that can store a charge that determines a data value of the cell, and a control gate 336, as shown in
A charge storage node 430 is formed over dielectric 420. A dielectric 440, e.g., an interlayer dielectric, may be formed over charge storage node 430 for some embodiments. Charge storage node 430 may be a floating gate formed from a conductor, such as doped polysilicon. For some embodiments the conductor from which the floating gate is formed may contain metal nitride having one or more thicknesses of metal nitride materials. For example, the floating gate may include one or more thicknesses of tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, hafnium nitride, zirconium nitride, niobium nitride, etc., formed in accordance with embodiments of the present disclosure. For other embodiments, charge storage node 430 may be a charge trap. For example, the charge trap may be a dielectric, e.g., a high dielectric constant (high-K) dielectric, such as alumina (Al2O3) having a K of about 10, with embedded conductive particles (e.g., nano-dots), such as embedded metal particles or embedded nano-crystals (e.g., silicon, germanium, or metal crystals), a silicon rich dielectric, or SiON/Si3N4.
Dielectric 440 can be silicon oxide, nitride, oxynitride, oxide-nitride-oxide (ONO), or other dielectric material. For example, dielectric 440 may be a high dielectric constant (high-K) dielectric, such as alumina, hafnia (HfO2), or zirconia (ZrO2) with a K of about 20, or praeseodymium oxide (Pr2O3) with a K of about 30.
The embedded conductive particles of charge storage node 430 may be used to enhance charge retention for the non-volatile memory cell. For some embodiments, the density range of metal particles in charge storage node 430 is in the range of 5×1012 to 10×1013 with typical particle sizes in the range of 1-3 nanometers and spaced greater than 3 nanometers apart in the high-K dielectric material. Alternate embodiments can use different densities, particle sizes, and spacing.
The metal particles can be of platinum (Pt), gold (Au), cobalt (Co), iridium (Ir), tungsten (W), or some other metal that can provide deep energy electron and hole traps. The metal particle charge trap may be deposited by sputtering or evaporation at relatively low temperatures.
A control gate 450 is formed over dielectric 440. Control gate 450 may contain metal nitride having one or more thicknesses of metal nitride materials. For example, control gate 450 may include one or more thicknesses of a tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, hafnium nitride, zirconium nitride, niobium nitride, etc., formed in accordance with embodiments of the present disclosure. Note that control gate 450 may form a portion of an access line, such as a word line, of the memory array, meaning that the word line is formed from one or more thicknesses of metal containing material. Control gate 450 may further include thicknesses of other conductive materials in addition to metal containing materials formed in accordance with embodiments of the disclosure.
A charge storage node 530 is formed over dielectric 520. Charge storage node 530 may be a charge trap. For example, the charge trap may be a high dielectric constant (high-K) dielectric, such as alumina (Al2O3) having a K of about 10, with embedded conductive particles (e.g., conductive nano-dots), such as embedded metal particles or embedded nano-crystals (e.g., silicon, germanium, or metal crystals), a silicon rich dielectric, or SiON/Si3N4. For some embodiments, the density range of metal particles in charge storage node 530 is in the range of 5×1012 to 10×1013 with typical particle sizes in the range of 1-3 nanometers and spaced greater than 3 nanometers apart in the high-K dielectric material. Alternate embodiments can use different densities, particle sizes, and spacing.
The metal particles can be of platinum (Pt), gold (Au), cobalt (Co), iridium (Ir), tungsten (W), or some other metal that can provide deep energy electron and hole traps. The metal particle charge trap may be deposited by sputtering or evaporation at relatively low temperatures.
A control gate 550 is formed over charge storage node 530. Control gate 550 may contain metal nitride having one or more thicknesses of metal nitride materials. For example, control gate 550 may include one or more thicknesses of a tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, hafnium nitride, zirconium nitride, niobium nitride, etc., formed in accordance with embodiments of the present disclosure. Note that control gate 550 may form a portion of an access line, such as a word line, of the memory array, meaning that the word line is formed from one or more thicknesses metal containing material. Control gate 550 may further include thicknesses of other conductive materials in addition to metal containing materials formed in accordance with embodiments of the disclosure.
For other embodiments, one or more thicknesses of the metal containing material may form control gates and other conductors of other integrated circuit components, such as of control gates for select gates, e.g., in memory arrays (such as memory array 300 of
For some embodiments, a process of forming a thickness of metal containing material over a surface of a material involves concurrently feeding a flow of precursor gas containing the metal of a metal containing material and a flow of a reducing agent containing source gas, e.g., a nitrogen source, such as ammonia, to contact the surface so that the precursor gas and the source gas react to form the thickness of metal containing material over the surface. For example, the flow of precursor gas and the flow of source gas may be fed substantially concurrently (e.g., concurrently) into a process area, such as a reactor chamber, containing the surface of the material so as to contact the surface of the material. Other examples of the source gas include hydrogen, hydrogen mixed with nitrogen, a plasma made from nitrogen and/or hydrogen, and any radicals containing nitrogen and/or hydrogen. Non-limiting examples of such radicals include NH*, NH2*, H*, H2*, N*, and N2*
The flow of precursor gas and the flow of source gas, respectively indicated by flow pulses 610 and 620, in
The flow pulse 610 has duration that is substantially equal (e.g., equal) to the time T1, and flow pulse 620 has duration that is substantially equal (e.g., equal) to the sum of the times T1 and T2. The sum of the times T1 and T2 is substantially equal (e.g., equal) to length, e.g., the period, of one processing cycle, such as of processing cycles 1, 2, 3, etc. The time T1 and the sum of the times T1 and T2 can be viewed as elapsed cycle times, starting from the start of each processing cycle. Note that each processing cycle forms a thickness of metal containing material, such as thickness 710 of metal containing material.
As shown in
The portion of a processing cycle where the flow of the metal containing precursor is discontinued and the source gas continues to flow may be referred to as a source anneal, e.g., an ammonia anneal (
For some embodiments, during each processing cycle, the flow rate of source gas may be increased at an elapsed cycle time that is substantially equal (e.g., equal) to the time T1 (e.g., after the flow of the metal containing precursor is discontinued), as shown in
For some embodiments, the flow rate of the source gas during an anneal portion 655 may be about 800 sccm. The pressure of a process area in which the processing takes place and which contains material 720 may be about 1-2 Torr, and the temperature of the material 720 on which the metal containing material is to be formed may be about 350° C. This temperature may be maintained for both portions of a processing cycle. Note that for some embodiments, at the end of each processing cycle, e.g., at an elapsed cycle time substantially equal (e.g., equal) to sum of the times T1 and T2, the flow rate of source gas may be reduced back to the flow rate that occurs during the reaction portion, in preparation for the next processing cycle, as shown in
The metal containing precursor gas may be a tantalum containing precursor gas, titanium containing precursor gas, tungsten containing precursor gas, molybdenum containing precursor gas, hafnium containing precursor gas, zirconium containing precursor gas, niobium containing precursor gas, etc. For some embodiments, the metal containing precursor gas may be a metal-organic, containing carbon. For example, the tantalum containing precursor gas may be (tert-amylimino)tris(dimethylamino)tantalum (TAIMATA®), pentakis(dimethylamido)tantalum (PDMAT), Tert-Butylimido-Tris(Diethylamido)tantalum (TBTDET), tert-butylimino tri(ethylmethylamino)tantalum (TBTEMT), etc. Tetrakis(dimethylamido)titanium (TDMAT) is an example of a titanium containing precursor; W(NMe2)6 is an example of a tungsten containing precursor; Tetrakis (dimethylamido)molybdenum(IV) is an example of a molybdenum containing precursor; Tetrakis(ethylmethylamino)hafnium is an example of a hafnium containing precursor; Tetrakis(ethylmethylamino)zirconium is an example of a zirconium containing precursor; and Tert-Butylamido-Tris-(Diethylamido)-niobium is an example of a niobium containing precursor. The forgoing examples of metal containing precursors are metal-organics containing carbon.
For some embodiments, processing cycle 2 is performed when the thickness 710 of metal containing material at the end of cycle 1 is less than a particular (e.g., predetermined) thickness. For example, during the reaction portion 650 of processing cycle 2, the source gas and metal containing precursor flow concurrently in contact with the thickness 710 of metal containing material and react to form a thickness 730 of metal containing material over the thickness 710 of metal containing material, as shown in
Additional processing cycles may be performed until the thicknesses of metal containing materials reach the particular thickness. For example, it may take about 10 processing cycles to deposit about 70 Angstroms of tantalum nitride. Note that one or more thickness of metal containing material (e.g., the thickness 710 of metal containing material with the thickness 730 of metal containing material formed thereover) may collectively be referred to as a metal containing material (e.g., a metal containing film) 750 (
It is recognized that the thickness of the metal containing film 750 would typically not be measured after each processing cycle. Though in situ measurement methods are known, it would be more common to determine an expected rate of deposition for each processing cycle, e.g., from historical data or theoretical reaction kinetics, and determine an expected number of processing cycles needed to produce the particular thickness.
The number of processing cycles in
The depth in
X-ray reflectivity (XRR) concentration measurements performed on the respective tantalum nitride materials revealed that the density of tantalum nitride formed from the process of
A memory cell having a tantalum nitride containing control gate formed from the process of
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the embodiments will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the embodiments. It is manifestly intended that the embodiments be limited only by the following claims and equivalents thereof.