Yauh-Ching Liu, Gary K. Giust, Ruggero Castagnetti, and Subramanian Ramesh, "Silicide Encapsulation of Polysilicon Gate and Interconnect", Application Serial No: 08/995,875, Filing Date Dec. 22, 1997, Claims from corresponding U.S. Patent application (Atty Dkt: LS11P106). |
Wolf, et al. "Silicon Processing for the VLSI Era", Process Technology, vol. 1, pp. 397-399 (1985). |
Lee, et al. "A Selective CVD Tungsten Local Interconnect Technology" IEEE, pp. 450-453 (1988). |
Wei, et al. "The Use of Selective Electroless Metal Deposition for Micron Size Contact Fill" IEEE pp. 446-449 (1988). |
Amazawa, et al. "Selective Growth of Aluminum Using a Novel CVD System" IEEE, pp. 442-445 (1988). |
Green, et al. "Structure of Selective Low Pressure Chemically Vapor-Deposited Films of Tungsten" Journal of Electrochemical Society, vol. 132, No. 5, pp. 1243-1250 (1985). |
Nishiyama, et al. "Two Step Tungsten Selective CVD for High Speed CMOS Device Applications" VLSI Research Center at Toshiba Corporation, Japan, pp. 97-98 (date unknown). |
Blewer, et al. "Thick Tungsten Films in Multilayer Conductor Systems" IEEE, pp. 153-158 (1984). |