1. Technical Field
This invention relates generally to memory devices, and more particularly, to Metal-Insulator-Metal (MIM) devices and methods of fabrication thereof.
2. Background Art
It will be understood that the device stack must be properly formed to ensure proper operation of the device 30. For example, it is highly desirable that the etchant provide proper, even etching of the materials of the electrodes 22, 26 and insulating layer 24, meanwhile leaving the exposed material of the substrate 20 substantially intact (the “selectivity” of the etchant refers to the ability to properly remove selected material while leaving other material in contact therewith substantially intact). While the MIM device 30 of
In addition the above described approach has limited scaleability, resulting in less efficient manufacturing approaches.
Therefore, what is needed is an approach which avoids the above-cited problems, providing a properly and consistently formed MIM device with improved scaleability.
Broadly stated, the present invention is a method of fabricating a metal-insulator-metal (MIM) device comprising providing a first electrode, providing an oxide layer on the first electrode, providing a protective layer on the oxide layer, providing an opening through the protective layer to expose a portion of the oxide layer, oxidizing a portion of the first electrode underlying the exposed portion of the oxide layer, and providing a second electrode in contact with the exposed portion of the oxide layer.
Broadly stated, another form of the invention is metal-insulator-metal (MIM) device comprising a first electrode, an oxide layer on the first electrode, a protective layer on the oxide layer and having an opening therethrough, a spacer of insulating material on a wall of the opening in the protective layer, and a second electrode in contact with the insulating layer and spacer.
The present invention is better understood upon consideration of the detailed description below, in conjunction with the accompanying drawings. As will become readily apparent to those skilled in the art from the following description, there are shown and described embodiments of this invention simply by way of the illustration of the best mode to carry out the invention. As will be realized, the invention is capable of other embodiments and its several details are capable of modifications and various obvious aspects, all without departing from the scope of the invention. Accordingly, the drawings and detailed description will be regarded as illustrative in nature and not as restrictive.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as said preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of illustrative embodiments when read in conjunction with the accompanying drawings, wherein:
Reference is now made in detail to specific embodiments of the present invention which illustrate the best mode presently contemplated by the inventors for practicing the invention.
The fabrication of a first particular embodiment of MIM, i.e. a Ta—TaN electrode/Ta oxide/Al(0.5% Cu)/TiN electrode memory device MIM will now be described with reference to
In the next step, the bottom electrode 36 has provided thereon and is encapsulated in protective dielectric layer 38 using a plasma CVD reactor (
Photolithography is carried out on the formed protective dielectric layer 38 to pattern a contact opening 40 of 0.1-0.3 μm diameter on top of the bottom electrode 36 (
In the next step (
Next, using appropriate masking and etching techniques, as 25-50 angstrom thick layer 44 of Ta is deposited by PVD onto the resulting structure, i.e., over the layer 38 and the oxide layer 42 (
Cells were fabricated with a range in final Ta2O5 thickness by combining the above techniques and modifying the duration of the oxidation processes.
The device is then transferred back into the PVD deposition system described above, and a top electrode 48 of Al(0.5% Cu) followed by TiN is deposited, in contact with the portion of the oxidized layer 46 on the oxide layer 42 (
Next, the electrode 48 is patterned by photolithography to create the M2 conductor/top electrode layer contacting oxide 44 and extending above the protective layer 38. The TiN/Al is RIE etched using Cl-containing chemistry in a tool such as the Lam 9600.
Next (
In a third embodiment of the invention, process steps as shown and described with regard to
In a fifth embodiment of the invention (
Photolithography is carried out on the dielectric films to pattern via opening 82 of 0.18 μm diameter landing on the plug 34. Opening is etched through the dielectric layer 80 in an RIE etch tool such as the TEL DRM etcher, using CHF3, O2 chemistry. The etching of dielectric 80 is initiated through a photoresist mask, then the mask is removed with O2 plasma, and the dielectric etching is completed. This is done to prevent metal re-sputter defects and to slope the contact sidewalls.
Next, a bottom electrode material consisting of β-Ta is deposited by PVD. During sequential processing steps without vacuum break in a multi-chamber PVD, such as the Applied Materials Endura system, the device is degassed at 150 C, Ar+ion sputter etched to remove native metal oxide from the plug surface, then deposited with 800-2000 angstroms of β-Ta at 200° C.
After filling the damascene opening with β-Ta, the excess metal on the surface is removed is removed by CMP polishing, leaving exposed flat electrode 84 of β-Ta. The CMP is carried out on a precision polisher such as the AMAT Mirra, equipped with optical endpoint detection. Planarization is achieved using a hard urethane pad and a silica-abrasive slurry suitable for Ta polish, such as Hitachi T805-1. In order to control the thickness of the resulting Ta electrode 84, reasonably good selectivity between the Ta and the underlying dielectric 80 is important, as well as a clearly identified Ta polishing endpoint.
Then, a 25-50 angstrom thick layer 86 of β-Ta is deposited to blanket cover the resulting structure. The device is then transferred to an oxidation chamber for conversion of the β-Ta layer 86 to oxide 88 and for oxidation of a portion 90 of the electrode 84. Oxidation can be accomplished by any number of means, including thermal oxidation by O2 at elevated temperatures (500° C.-800° C.), and reduced-pressure oxidation in an O-containing plasma at somewhat lower temperatures. In our embodiment we use an O2 plasma established in a Gasonics photoresist asher, where the device is downstream of the glow discharge. The machine conditions used are 1) 250° C.-300° C. device temperature, 2) 800-1400 W RF power, 3) 1200-2500 sccm O2 flow, 4) 0.8-1.6 Torr pressure, 5) 5-30 min process time. These conditions are typical but not exclusive. The process grows 6-15 nm tantalum oxide 90 with a gross stoichiometry of Ta2O5. Alternatively, in lieu of carrying out an oxidation of metallic Ta, a 50-100 angstrom thick layer of Ta2O5 can be directly deposited by reactive-sputter PVD from a Ta target in an O2/Ar ambient.
After oxidation, the device is transferred back into the PVD deposition system described above, and a top electrode 92 of Ni is deposited. In the PVD system the device sequences through degas, followed by 100-500 angstrom thick deposition of Ni at a temperature of 30° C. Low RF power settings (≦5 kW) were used during processing to better control the deposition rate and reduce sputter damage to the metal oxide insulator.
Next, the device is patterned by photolithography to create the M2 conductor/top electrode layer 92. The Ni is RIE etched using Cl-containing chemistry in a tool such as the Lam 9600.
As noted, the device was fabricated used β-Ta as the bottom electrode metal. It is possible to use any conductor material as bottom electrode, as long as the material can be deposited into and fill up the via opening to provide a solid plug after CMP. For example TaN, Co, Ni, Cu, Pt, or conductive metal oxides could be used. Metal filling capacity will depend on deposition technique and via aspect ratio as parameters. The thickness of the β-Ta bottom electrodes ranges from 250 angstroms to 900 angstroms. The metal oxide insulating layer is principally amorphous tantalum oxide with a stoichiometry approximated by Ta2O5.
The thickness of the grown Ta oxide 90 is 60-150 angstroms in the various cells that were tested. Thickness uniformity is within a range of 20%. The top electrode metal in contact with the metal oxide insulator may be either Ni or Co, although any appropriate top electrode metal could be used. The top electrode metal was deposited at a temperature of 30° C. Low RF power settings were used during processing to better control the deposition rate and reduce sputter damage to the metal oxide insulator.
The present approach provides various processes for forming metal-insulator-metal devices. The various methods are straightforward and efficient in properly forming such devices. In particular, the problems set forth with regard to etching of materials to form devices is avoided. In addition, the present approaches provide for a high degree of scalability of devices.
The foregoing description of the embodiments of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Other modifications or variations are possible in light of the above teachings.
The embodiments were chosen and described to provide the best illustration of the principles of the invention and its practical application to thereby enable one of ordinary skill of the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally and equitably entitled.
This application is a divisional of U.S. patent application Ser. No. 11/980,213, filed on Oct. 30, 2007, entitled “Metal-Insulator-Metal (MIM) Device and Method of Formation Thereof,” which is hereby incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5708559 | Brabazon et al. | Jan 1998 | A |
5952687 | Kawakubo et al. | Sep 1999 | A |
5953609 | Koyama et al. | Sep 1999 | A |
5963818 | Kao et al. | Oct 1999 | A |
6144060 | Park et al. | Nov 2000 | A |
6204070 | Kim | Mar 2001 | B1 |
6337238 | Nakabayashi | Jan 2002 | B1 |
6355492 | Tanaka et al. | Mar 2002 | B1 |
6388285 | Black et al. | May 2002 | B1 |
6509601 | Lee et al. | Jan 2003 | B1 |
6746929 | Yoshitomi et al. | Jun 2004 | B2 |
6821862 | Cho | Nov 2004 | B2 |
6979847 | Mitsuhashi | Dec 2005 | B2 |
7041569 | Kar-Roy et al. | May 2006 | B1 |
7075135 | Cross et al. | Jul 2006 | B2 |
7078310 | Kar-Roy et al. | Jul 2006 | B1 |
7098497 | Fukuzumi | Aug 2006 | B2 |
7109540 | Higuchi | Sep 2006 | B2 |
7180177 | Guillet et al. | Feb 2007 | B2 |
7208791 | Oh et al. | Apr 2007 | B2 |
7220600 | Summerfelt et al. | May 2007 | B2 |
7232693 | Ashikaga | Jun 2007 | B2 |
7253075 | Hieda | Aug 2007 | B2 |
7317221 | Chang et al. | Jan 2008 | B2 |
7476584 | Park | Jan 2009 | B2 |
7485915 | Nasu et al. | Feb 2009 | B2 |
7528405 | Rinerson et al. | May 2009 | B2 |
7557038 | Hwang | Jul 2009 | B2 |
7608510 | Moens et al. | Oct 2009 | B2 |
7709878 | Chen | May 2010 | B2 |
20010006835 | Kim et al. | Jul 2001 | A1 |
20020014646 | Tsu et al. | Feb 2002 | A1 |
20020100924 | Rhodes | Aug 2002 | A1 |
20020127867 | Lee | Sep 2002 | A1 |
20020192979 | Ahn et al. | Dec 2002 | A1 |
20030042521 | Yoshitomi et al. | Mar 2003 | A1 |
20030063429 | Watanabe | Apr 2003 | A1 |
20030183862 | Jin et al. | Oct 2003 | A1 |
20040023416 | Gilbert et al. | Feb 2004 | A1 |
20040059324 | Francischelli et al. | Mar 2004 | A1 |
20040102014 | Ning et al. | May 2004 | A1 |
20040113232 | Johnson et al. | Jun 2004 | A1 |
20050063225 | Takashima | Mar 2005 | A1 |
20050073803 | Cho | Apr 2005 | A1 |
20050106761 | Lee et al. | May 2005 | A1 |
20050141169 | Yamasaki | Jun 2005 | A1 |
20050142862 | Chun | Jun 2005 | A1 |
20050170648 | Tsai et al. | Aug 2005 | A1 |
20050266633 | Gau | Dec 2005 | A1 |
20060007635 | Nakamura | Jan 2006 | A1 |
20060145293 | Cho | Jul 2006 | A1 |
20060261387 | Izumi | Nov 2006 | A1 |
20070176243 | Watanabe | Aug 2007 | A1 |
20080081380 | Celii et al. | Apr 2008 | A1 |
20080142860 | Chen et al. | Jun 2008 | A1 |
20080151598 | Madan | Jun 2008 | A1 |
20080157071 | Ahn et al. | Jul 2008 | A1 |
20080174017 | Yang et al. | Jul 2008 | A1 |
20080272357 | Horii et al. | Nov 2008 | A1 |
20090010038 | Madan et al. | Jan 2009 | A1 |
20090294905 | Watanabe | Dec 2009 | A1 |
20100019804 | Jung et al. | Jan 2010 | A1 |
20100047931 | Nagai | Feb 2010 | A1 |
20110012230 | Izumi et a;. | Jan 2011 | A1 |
20120266174 | Inoue | Oct 2012 | A1 |
Number | Date | Country |
---|---|---|
WO 2006131968 | Dec 2006 | WO |
Entry |
---|
Webster's New World College Dictionary, Fourth Edition, pp. 1007. |
Number | Date | Country | |
---|---|---|---|
20130237030 A1 | Sep 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11980213 | Oct 2007 | US |
Child | 13866898 | US |