Claims
- 1. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure comprising a first layer and a second layer; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of gallium and oxygen and at least one rare earth element; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on said source and drain regions; wherein gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 2. The transistor of claim 1 wherein said first layer forms an atomically abrupt interface with said upper surface.
- 3. The transistor of claim 1 wherein said gate insulator structure is composed of at least three layers, including a graded layer that contains varying compositions of indium, gallium, oxygen, and at least one rare-earth element.
- 4. The transistor of claim 3 wherein said gate insulator structure further comprises a third layer containing indium, gallium, and oxygen.
- 5. The transistor of claim 1 wherein said field effect transistor is an enhancement mode transistor.
- 6. The transistor of claim 1 wherein said field effect transistor is a depletion mode transistor.
- 7. The transistor of claim 1 wherein said first layer has a thickness of more than 3 angstroms and less than 25 angstroms.
- 8. The transistor of claim 1 wherein said gate insulator structure has a thickness of 20-300 angstroms.
- 9. The transistor of claim 1 wherein said first layer forms an interface with said upper surface that extends less than four atomic layers in depth of structural interface modulation.
- 10. The transistor of claim 1 wherein said first layer and said gate insulator structure protects said upper surface.
- 11. The transistor of claim 1 wherein said gate electrode comprises a refractory metal which is stable in the presence of the top layer of the gate insulator structure at 700 Centigrade.
- 12. The transistor of claim 1 wherein said source and drain regions are ion implanted to provide for one of an n-type or p-type region.
- 13. The transistor of claim 1 wherein said source and drain regions provide one of an n-channel or p-channel.
- 14. The transistor of claim 1 wherein implants in said source and drain regions comprise at least one of Be, Si, Te, Sn, C, and Mg.
- 15. The transistor of claim 1 wherein said upper surface comprises GaAs.
- 16. The transistor of claim 1 wherein said upper surface comprises InxGa1-xAs.
- 17. The transistor of claim 1 wherein said upper surface comprises AlxGa1-xAs.
- 18. The transistor of claim 1 wherein said upper surface comprises GaN.
- 19. The transistor of claim 1 wherein said upper surface comprises InxGa1-xN.
- 20. The transistor of claim 1 wherein said upper surface comprises AlxGa1-xN.
- 21. The transistor of claim 1 wherein said upper surface comprises InzGa1-zSb.
- 22. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure on said upper surface, said gate insulator structure comprising a first layer, a second layer, and a third layer; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of indium gallium and oxygen and at least one rare earth element; said third layer above said second layer, said third layer substantially comprising gallium oxygen and at least one rare earth element, said third layer being insulating; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on ion implanted source and drain regions; wherein gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 23. The transistor of claim 22 wherein said first layer forms an atomically abrupt interface with said upper surface.
- 24. The transistor of claim 22 wherein said gate insulator structure is composed of at least three layers, including a graded layer that contains varying compositions of indium, gallium, oxygen, and at least one rare-earth element.
- 25. The transistor of claim 22 wherein said third layer further comprises indium.
- 26. The transistor of claim 22 wherein said field effect transistor is an enhancement mode transistor.
- 27. The transistor of claim 22 wherein said field effect transistor is a depletion mode transistor.
- 28. The transistor of claim 22 wherein said first layer has a thickness of more than 3 angstroms and less than 25 angstroms.
- 29. The transistor of claim 22 wherein said gate insulator structure has a thickness of 20-300 angstroms.
- 30. The transistor of claim 22 wherein said first layer forms an interface with said upper surface that extends less than four atomic layers in depth of structural interface modulation.
- 31. The transistor of claim 22 wherein said first layer and said gate insulator structure protect said upper surface.
- 32. The transistor of claim 22 wherein said gate electrode comprises a refractory metal which is stable in the presence of the top layer of the gate insulator structure at 700 C.
- 33. The transistor of claim 22 wherein said source and drain regions are ion implanted to provide for one of an n-type and a p-type region.
- 34. The transistor of claim 22 wherein said source and drain regions provide one of an n-channel or p-channel.
- 35. The transistor of claim 22 wherein implants in said source and drain regions comprise at least one of Be, Si, Te, Sn, C, and Mg.
- 36. The transistor of claim 22 wherein said upper surface comprises GaAs.
- 37. The transistor of claim 22 wherein said upper surface comprises InxGa1-xAs.
- 38. The transistor of claim 22 wherein said upper surface comprises AlxGa1-xAs.
- 39. The transistor of claim 22 wherein said upper surface comprises GaN.
- 40. The transistor of claim 22 wherein said upper surface comprises InxGa1-xN.
- 41. The transistor of claim 22 wherein said upper surface comprises AlxGa1-xN.
- 42. The transistor of claim 22 wherein said upper surface comprises InzGa1-zSb.
- 43. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a multilayer gate insulator structure on said upper surface, said multilayer gate insulator structure substantially comprising alternating layers each of which comprises indium, gallium, oxygen, and at least one rare earth element, and an adjacent layer comprising indium, gallium, and oxygen, said adjacent layer being adjacent said upper surface of said compound semiconductor wafer structure; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on ion implanted source and drain regions; wherein gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 44. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure positioned on upper surface of said compound semiconductor wafer structure, said gate insulator structure comprising an adjacent layer comprising indium, gallium, and oxygen, said adjacent layer being adjacent said upper surface of said compound semiconductor wafer structure; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on ion implanted source and drain areas; wherein said compound semiconductor wafer structure comprises an AlxGa1-xAs, InyGa1-yAs, AlvIn1-vAs InP, InzGa1-zP, AlxGa1-xN, InyGa1-yN, GaN layer, said layer being positioned on said upper surface; a substrate on which resides said compound semiconductor wafer structure; and wherein said substrate includes an InP or a GaN based semiconductor wafer.
- 45. A complementary metal-oxide compound semiconductor integrated circuit comprising an enhancement mode metal-oxide-compound semiconductor field effect transistor, said transistor comprising;
a compound semiconductor wafer structure having an upper surface; a gate insulator structure positioned on said upper surface, said gate structure comprising an adjacent layer comprising indium, gallium, and oxygen, said adjacent layer being adjacent said upper surface of said compound semiconductor wafer structure; a gate electrode positioned on said upper surface; source and drain self-aligned to the gate electrode; source and drain ohmic contacts positioned on source and drain areas, wherein said compound semiconductor wafer structure comprises a wider band gap spacer layer and a narrower band gap channel layer; wherein said narrower band gap channel layer comprises InyGa1-yAs; and wherein said transistor is integrated together with similar or complementary transistor devices to form complementary metal-oxide compound semiconductor integrated circuit
- 46. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure comprising a first layer and a second layer; said gate insulator structure on said upper surface; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of gallium and oxygen and at least one rare earth element; and a gate electrode positioned on said gate insulator structure.
- 47. The structure of claim 46 wherein said gate electrode comprises a refractory metal.
- 48. The structure of claim 46 wherein said gate electrode comprises a member of the group Pt, Ir, W, WN, TiWN, WSi, and combinations thereof.
- 49. The structure of claim 46 wherein said gate insulator structure further comprises a third layer.
- 50. The structure of claim 49 wherein compounds of said third layer comprising gallium and oxygen further comprise a rare earth element.
- 51. The structure of claim 50 wherein a composition of said third layer varies monotonically with depth in said third layer.
- 52. The structure of claim 50 wherein said gate insulator structure further comprises a fourth layer.
- 53. The structure of claim 52 wherein compounds of said fourth layer comprise gallium and oxygen.
- 54. A structure of claim 52 wherein compounds of said fourth layer comprise gallium and oxygen and further comprise a rare earth element.
- 55. The structure of claim 52 wherein compounds of said fourth layer comprise gallium oxygen and one rare earth and further comprise indium.
- 56. The structure of claim 46 wherein said first layer is adjacent and in contact with said upper surface.
- 57. The structure of claim 46 further comprising source and drain contacts that are ion implanted.
- 58. The structure of claim 46 further comprising source and drain contacts that are annealed in an ultra high vacuum environment.
- 59. The structure of claim 46 wherein said gate insulator structure passivates said upper surface.
- 60. A method for forming a metal-oxide-compound semiconductor field effect transistor, comprising:
providing a compound semiconductor wafer structure having an upper surface; depositing a gate insulator structure comprising depositing a first layer and depositing a second layer, said gate insulator on said upper surface; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising at least one compound of gallium, oxygen and at least one rare earth element; and depositing a gate electrode positioned on said gate insulator structure.
- 61. The method of claim 60 comprising rapid thermal annealing said structure in a UHV environment.
- 62. The method of claim 61 wherein said rapid thermal annealing comprising annealing between 700 and 950 degrees Centigrade.
- 63. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure comprising a first layer and a second layer; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of gallium and sulphur and at least one rare earth element; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on ion implanted source and drain regions; wherein said gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 64. The transistor of claim 63 wherein said first layer forms an atomically abrupt interface with said upper surface.
- 65. The transistor of claim 63 wherein said gate insulator structure comprises at least three layers, including a graded layer that contains varying compositions of indium, gallium, oxygen and at least one rare-earth element.
- 66. The transistor of claim 65 wherein at least one of said at least three layers of said gate insulator structure comprises indium, gallium, and sulphur.
- 67. The transistor of claim 63 wherein said field effect transistor is an enhancement mode transistor.
- 68. The transistor of claim 63 wherein said field effect transistor is a depletion mode transistor.
- 69. The transistor of claim 63 wherein said first layer has a thickness of more than 3 angstroms and less than 25 angstroms.
- 70. The transistor of claim 63 wherein said gate insulator structure has a thickness of 20-300 angstroms.
- 71. The transistor of claim 63 wherein said first layer forms an interface with said upper surface that extends less than four atomic layers in depth of structural interface modulation.
- 72. The transistor of claim 63 wherein said first layer and said gate insulator structure protects said upper surface.
- 73. The transistor of claim 63 wherein said gate electrode comprises a refractory metal which is stable in the presence of the top layer of the gate insulator structure at 700 C.
- 74. The transistor of claim 63 wherein said source and drain regions are ion implanted to provide for one of an n-type and a p-type region.
- 75. The transistor of claim 63 wherein said source and drain regions provide one of an n-channel and a p-channel.
- 76. The transistor of claim 63 wherein said source and drain regions comprise implants comprising at least one of Be, Si, Te, Sn, C, and Mg.
- 77. The transistor of claim 63 wherein said upper surface comprises GaAs.
- 78. The transistor of claim 63 wherein said upper surface comprises InxGa1-xAs.
- 79. The transistor of claim 63 wherein said upper surface comprises AlxGa1-xAs.
- 80. The transistor of claim 63 wherein said upper surface comprises GaN.
- 81. The transistor of claim 63 wherein said upper surface comprises InxGa1-xN.
- 82. The transistor of claim 63 wherein said upper surface comprises AlxGa1-xN.
- 83. The transistor of claim 63 wherein said upper surface comprises InzGa1-zSb.
- 84. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure on said upper surface, said gate insulator structure comprising a first layer, a second layer, and a third layer; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of indium, gallium, oxygen, and sulphur, and at least one rare earth element; said third layer above said second layer, said third layer substantially comprising gallium, sulphur, and at least one rare earth element, said third layer being insulating; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on ion implanted source and drain areas; wherein gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 85. The transistor of claim 84 wherein said first layer forms an atomically abrupt interface with said upper surface.
- 86. The transistor of claim 84 wherein said gate insulator structure comprises at least three layers, including a graded layer that contains varying compositions of indium, gallium, sulphur and at least one rare-earth element.
- 87. The transistor of claim 85 wherein said gate insulator structure further comprises a third layer containing indium, gallium, and sulphur.
- 88. The transistor of claim 85 wherein said field effect transistor is an enhancement mode transistor.
- 89. The transistor of claim 85 wherein said field effect transistor is a depletion mode transistor.
- 90. The transistor of claim 85 wherein said first layer has a thickness of more than 3 angstroms and less than 25 angstroms.
- 91. The transistor of claim 85 wherein said gate insulator structure has a thickness of 20-300 angstroms.
- 92. The transistor of claim 85 wherein said first layer forms an interface with said upper surface that extends less than four atomic layers in depth of structural interface modulation.
- 93. The transistor of claim 85 wherein said first layer and said gate insulator structure protects said upper surface.
- 94. (Withdrawn-Currently Amended) The transistor of claim 85 wherein said gate electrode comprises a refractory metal which is stable in the presence of the top layer of the gate insulator structure at 700 Centigrade.
- 95. The transistor of claim 85 wherein said source and drain regions are ion implanted to provide for one of an n-type and a p-type region.
- 96. The transistor of claim 85 wherein said source and drain regions provide one of an n-channel and a p-channel.
- 97. The transistor of claim 85 wherein said source and drain regions comprise implants comprising at least one of Be, Si, Te, Sn, C, and Mg.
- 98. The transistor of claim 85 wherein said upper surface comprises GaAs.
- 99. The transistor of claim 85 wherein said upper surface comprises InxGa1-xAs.
- 100. The transistor of claim 85 wherein said upper surface comprises AlxGa1-xAs.
- 101. The transistor of claim 85 wherein said upper surface comprises GaN.
- 102. The transistor of claim 85 wherein said upper surface comprises InxGa1-xN.
- 103. The transistor of claim 85 wherein said upper surface comprises AlxGa1-xN.
- 104. The transistor of claim 85 wherein said upper surface comprises InzGa1-zSb.
- 105. A metal-oxide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a multilayer gate insulator structure on said upper surface, said multilayer gate insulator structure substantially comprising alternating layers each of which comprise indium, gallium, oxygen or sulphur, and at least one rare earth element, and an adjacent layer comprising indium, gallium, and oxygen, said adjacent layer being adjacent said upper surface of said compound semiconductor wafer structure; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; source and drain ohmic contacts positioned on ion implanted source and drain areas; and wherein gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 106. A metal-oxide-sulphide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure positioned on upper surface of said compound semiconductor wafer structure, said gate insulator structure comprising an adjacent layer comprising indium, gallium, and oxygen, said adjacent layer being adjacent said upper surface of said compound semiconductor wafer structure; a gate electrode positioned on said gate insulator structure; source and drain regions self-aligned to said gate electrode; and source and drain ohmic contacts positioned on ion implanted source and drain regions; wherein said compound semiconductor wafer structure comprises an AlxGa1-xAs, InyGa1-yAs, AlvIn1-vAs InP, InzGa1-zP, AlxGa1-xN, InyGa1-yN, GaN layer, said layer being positioned on said upper surface; a substrate on which resides said compound semiconductor wafer structure; and wherein said substrate includes an InP or GaN based semiconductor wafer.
- 107. A complementary metal-oxide-sulphide compound semiconductor integrated circuit comprising an enhancement mode metal-oxide-compound semiconductor field effect transistor, said transistor comprising;
a compound semiconductor wafer structure having an upper surface; a gate insulator structure positioned on said upper surface, said gate insulator structure comprising an adjacent layer comprising indium, gallium, and oxygen, said adjacent layer being adjacent said upper surface of said compound semiconductor wafer structure; a gate electrode positioned on said upper surface; source and drain self-aligned to the gate electrode; and source and drain ohmic contacts positioned on source and drain areas, wherein the compound semiconductor wafer structure comprises a wider band gap spacer layer and a narrower band gap channel layer; wherein the narrower band gap channel layer comprises InyGa1-yAs; and wherein said transistor is integrated together with similar or complementary transistor devices to form complementary metal-oxide compound semiconductor integrated circuit.
- 108. A metal-oxide-sulphide-compound semiconductor field effect transistor comprising:
a compound semiconductor wafer structure having an upper surface; a gate insulator structure comprising a first and second layer; said gate insulator structure on said upper surface; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of gallium and oxygen and at least one rare earth element; and a gate electrode positioned on said gate insulator structure.
- 109. The structure of claim 108 wherein said gate electrode comprises a refractory metal.
- 110. The structure of claim 109 wherein said gate electrode comprises a member of the group Pt, Ir, W, WN, TiWN, WSi, and combinations thereof.
- 111. The structure of claim 109 wherein said gate insulator structure further comprises a third layer.
- 112. The structure of claim 111 wherein compounds of said third layer comprising gallium and oxygen further comprise a rare earth element.
- 113. The structure of claim 111 wherein a composition of said third layer varies monotonically with depth in said third layer.
- 114. The structure of claim 113 wherein said gate insulator structure further comprises a fourth layer.
- 115. The structure of claim 114 wherein compounds of said fourth layer comprise gallium and oxygen.
- 116. The structure of claim 114 wherein compounds of said fourth layer comprise gallium and oxygen and further comprise a rare earth element.
- 117. The structure of claim 114 wherein compounds of said fourth layer comprise gallium oxygen and one rare earth and further comprise indium.
- 118. The structure of claim 109 wherein said first layer is adjacent and in contact with said upper surface.
- 119. The structure of claim 109 further comprising source and drain contacts that are ion implanted.
- 120. The structure of claim 109 further comprising source and drain contacts that are annealed in an ultra high vacuum environment.
- 121. The structure of claim 109 wherein said gate insulator structure passivates said upper surface.
- 122. A method for forming a metal-oxide-sulphide-compound semiconductor field effect transistor, comprising:
providing a compound semiconductor wafer structure having an upper surface; depositing a gate insulator structure comprising depositing a first layer and depositing a second layer, said gate insulator on said upper surface; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising at least one compound of gallium, oxygen, and at least one rare earth element; and depositing a gate electrode positioned on said gate insulator structure.
- 123. The method of claim 122 comprising rapid thermal annealing said structure in a UHV environment.
- 124. The method of claim 123 wherein said rapid thermal annealing comprising annealing between 700 and 950 degrees Centigrade.
- 125. A method for forming a metal-oxide-compound semiconductor field effect transistor comprising:
providing a compound semiconductor wafer structure having an upper surface; forming a gate insulator structure comprising a first layer and a second layer; said first layer substantially comprising compounds of indium, gallium, and oxygen; said second layer comprising compounds of gallium and oxygen and at least one rare earth element; forming a gate electrode positioned on said gate insulator structure; forming source and drain regions self-aligned to said gate electrode; forming source and drain ohmic contacts positioned on said source and drain regions; wherein gate electrode comprises a metal selected from the group of Pt, Ir, W, WN, TiWN, WSi and combinations thereof.
- 126. The transistor of claim 46, wherein said first layer is nominally insulating/semiconducting.
- 127. The transistor of claim 46, wherein said first layer comprises less than 11 percent by volume indium oxide.
- 128. The transistor of claim 46 formed by the process of migration enhanced epitaxy.
- 129. The transistor of claim 46 wherein said compound semiconductor wafer structure comprises GaN.
- 130. The transistor of claim 46 wherein said at least one rare earth element comprises Gadolinium.
- 131. The transistor of claim 46 wherein said transistor said transistor has a gate leakage current less than or equal to the nano amp range required for VLSI integrated circuit technology.
- 132. A compound semiconductor field effect transistor comprising:
a gate insulator structure with at least two layers, wherein one layer comprises indium, gallium, and oxygen and another layer comprises gallium, oxygen, and at least one rare earth.
- 133. A method of making a compound semiconductor field effect transistor comprising:
providing a gate insulator structure with at least two layers, wherein one layer comprises indium, gallium, and oxygen and another layer comprises gallium, oxygen, and at least one rare earth.
STATEMENTS REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
[0001] This invention was made with the support by the United States Government under US Army Aviation and Missile Command contract number DAAH01-02-C-R028. The United States may have certain rights to the invention.