Claims
- 1. A process for texturizing a conductive structure fabricated on a silicon wafer, comprising the following steps:
- a) depositing a layer of polycrystalline silicon, said polycrystalline silicon conforming to existing topography of said silicon wafer;
- b) depositing a metal silicide superjacent said polycrystalline silicon layer;
- c) annealing said metal silicide thereby forming silicide grain size being approximately 1/10 the size of the conductive structure and silicon rich grain boundaries in said metal silicide film;
- d) oxidizing said metal silicide film thereby consuming silicon atoms int eh grain boundaries of said metal silicide film; and
- e) etching said oxide from top of said metal silicide thereby creating said texturized surface of said conductive structure;
- wherein said oxidizing step and said etching step are performed separately in order to first isolate said silicon atoms in the grain boundaries by said oxidizing step and then consume said oxidized silicon int he grain boundaries by said etching step.
- 2. The process of claim 1, wherein said metal silicide film is tungsten silicide.
- 3. The process of claim 1, wherein said metal silicide is a silicon-rich induced metal silicide.
- 4. The process of claim 1, wherein said metal silicide annealing is a controlled annealing process used to adjust the grain size of said metal silicide, wherein said controlled annealing process comprises subjecting said metal silicide for approximately 15-20 minutes at a temperature range between 800.degree. to 1000.degree. C.
- 5. The process of claim 4, wherein said temperature range is around 957.degree. C.
- 6. The process of claim 1, wherein said oxidation is a wet oxidation performed at a temperature range between 800.degree. to 1000.degree. C. for approximately 5 minutes.
- 7. The process of claim 6, wherein said temperature range is around 957.degree. C.
- 8. The process of claim 1, wherein said oxidation consumes silicon atoms present in the grain boundaries of said metal silicide film and in the surface of said polycrystalline silicon layer.
- 9. The process of claim 1, wherein said etch is a wet oxide etch comprising HF.
- 10. The process of claim 1, further comprising an additional process step to remove said metal silicide film thereby transferring the texturized pattern to surface of said polycrystalline silicon layer, said additional step following step "e" of claim 1.
- 11. A process for texturizing a conductive storage node capacitor cell plate in a semiconductor integrated memory circuit fabricated on a silicon wafer, comprising the following steps:
- a) depositing a layer of polycrystalline silicon, said polycrystalline silicon conforming to existing topography of said silicon wafer;
- b) depositing a metal silicide superjacent said polycrystalline silicon layer;
- c) annealing said metal silicide thereby forming silicide grain size being approximately 1/10 the size of the conductive structure and silicon rich grain boundaries in said metal silicide film;
- d) oxidizing said metal silicide film thereby consuming silicon atoms in the grain boundaries of said metal silicide film; and
- e) etching said oxide from top of said metal silicide thereby creating said texturized surface of said conductive structure;
- wherein said oxidizing step and said etching step are performed separately in order to first isolate said silicon atoms in the grain boundaries by said oxidizing step and then consume said oxidized silicon int he grain boundaries by said etching step.
- 12. The process of claim 11, wherein said metal silicide film is tungsten silicide.
- 13. The process of claim 11, wherein said metal, silicide is a silicon-rich induced metal silicide.
- 14. The process of claim 11, wherein said metal silicide annealing is a controlled annealing process used to adjust the grain size of said metal silicide, wherein said controlled annealing process comprises subjecting said metal silicide for approximately 15-20 minutes at a temperature range between 800.degree. to 1000.degree. C.
- 15. The process of claim 14, wherein said temperature range is around 957.degree. C.
- 16. The process of claim 11, wherein said oxidation is a wet oxidation performed at a temperature range between 800.degree. to 1000.degree. C. for approximately 5 minutes.
- 17. The process of claim 16, wherein said temperature range is around 957.degree. C.
- 18. The process of claim 11, wherein said oxidation consumes silicon atoms present in the grain boundaries of said metal silicide film and in the surface of said polycrystalline silicon layer.
- 19. The process of claim 11, further comprising an additional process step to remove said metal silicide film thereby transferring the texturized pattern to surface of said polycrystalline silicon layer, said additional step following step "e" of claim 11.
- 20. The process of claim 11, wherein said semiconductor integrated memory device is selected from the group consisting of DRAMs, VRAMs, and EPROMs.
- 21. A process for forming a stacked capacitor having a texturized storage node cell plate in a semiconductor integrated memory circuit fabricated on a silicon wafer, comprising the following steps:
- a) depositing a first layer of polycrystalline silicon, said first polycrystalline silicon conforming to existing topography of said silicon wafer;
- b) depositing a metal silicide superjacent said first polycrystalline silicon layer;
- c) annealing said metal silicide thereby forming silicide grain size being approximately 1/10 the size of the capacitor's storage node plate and silicon rich grain boundaries in said metal silicide film;
- d) oxidizing said metal silicide film thereby consuming silicon atoms int he grain boundaries of said metal silicide film;
- e) etching said oxide from top of said metal silicide thereby creating said texturized surface of said metal silicide;
- wherein said oxidizing step "d" and said etching step "e" are performed separately in order to first isolate said silicon atoms in the grain boundaries by said oxidizing step and then consume said oxidized silicon in the grain boundaries by said etching step;
- f) patterning and etching said metal silicide and aid first polycrystalline silicon layer thereby forming said texturized storage node cell plate;
- g) depositing a conformal layer of cell dielectric superjacent said storage node cell plate; and
- h) depositing a second conformal layer of polycrystalline silicon superjacent said cell dielectric, said second polycrystalline layer forming a top cell plate of said stacked capacitor.
- 22. The process of claim 21, wherein said metal silicide film is tungsten silicide.
- 23. The process of claim 21, wherein said metal silicide is a silicon-rich induced metal silicide.
- 24. The process of claim 21, wherein said metal silicide annealing is a controlled annealing process used to adjust the grain size of said metal silicide, wherein said controlled annealing process comprises subjecting said metal silicide for approximately 15-20 minutes at a temperature range between 800.degree. to 1000.degree. C.
- 25. The process of claim 24, wherein said temperature range is around 957.degree. C.
- 26. The process of claim 21, wherein said oxidation is a wet oxidation performed at a temperature range between 800.degree. to 1000.degree. C. for approximately 5 minutes.
- 27. The process of claim 26, wherein said temperature range is around 957.degree. C.
- 28. The process of claim 21, wherein said oxidation consumes silicon atoms present in the grain boundaries of said metal silicide film and in the surface of said first polycrystalline silicon layer.
- 29. The process of claim 21, further comprising an additional process step to remove said metal silicide film thereby transferring the texturized pattern to surface of said polycrystalline silicon layer, said additional step following step "e" and preceding step "f" of claim 21.
Parent Case Info
This is a continuation-in-part to U.S. patent application Ser. No. 07/681,796, filed Apr. 8, 1991 now abandoned.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
"Rugged Surface Poly-Si Electrode and Low Temperature Deposited Si.sub.3 N.sub.4 for 64Mbit and beyond STC DRAM Cell" by M. Yoshimaru et al, IEDM 1990, pp. 27.4.1-27.4.4. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
681796 |
Apr 1991 |
|