Claims
- 1. A circuit for equalizing a signal between a pair of bit lines, said circuit comprising:
(a) a first equalizing element operatively coupled between said pair of bit lines for equalizing said signal, said first equalizing element being located proximate a first end of said pair of bit lines; (b) a precharging element operatively coupled between said pair of bit lines and a precharge voltage for pre-charging said pair of bit lines to said precharge voltage, said precharging element being located proximate to said first equalizing element; and (c) a second equalizing element operatively coupled between said pair of bit lines for equalizing said signal, and located at a predetermined position along said bit lines.
- 2. A circuit as defined in claim 1, wherein said circuit further includes:
(a) a memory cell comprising a capacitor and an access transistor for coupling said capacitor to said bit line pair; and (b) a sense amplifier coupled to said pair of bit lines for sensing and amplifying data stored in said memory cell.
- 3. A circuit as defined in claim 2, wherein said equalizing elements comprise a transistor coupled between said bit line pair and being responsive to an equalization signal.
- 4. A circuit as defined in claim 3, wherein said precharging element comprises a pair of serially coupled transistors for coupling said precharge voltage to ones of said bit line pair, said serially coupled transistors being responsive to said equalization signal.
- 5. A circuit as defined in claim 4, wherein said transistors are n-channel transistors.
- 6. A circuit as defined in claim 5, wherein said serially coupled transistors are n-channel transistors.
- 7. A circuit as defined in claim 4, wherein said transistors are p-channel transistors.
- 8. A circuit as defined in claim 5, wherein said serially coupled transistors are p-channel transistors.
- 9. A circuit as defined in claim 4, wherein said predetermined position of said second equalization element is proximate a second end of said data lines.
- 10. A circuit as defined in claim 4, wherein said predetermined position of said second equalization element is proximate a halfway point between said first end and a second end of said data lines.
- 11. A circuit as defined in claim 4, wherein said circuit further includes a plurality of bit line pairs.
- 12. A circuit as defined in claim 1, wherein said predetermined position of said second equalization element determines the rate of equalization of said signal.
- 13. A circuit for equalizing a signal between a pair of signal lines, said circuit comprising:
(a) a first equalizing element operatively coupled between said pair of signal lines for equalizing said signal, said first equalizing element being located proximate a first end of said pair of signal lines; (b) a precharging element operatively coupled between said pair of signal lines and a precharge voltage for pre-charging said pair of signal lines to said precharge voltage, said precharging element being located proximate to said first equalizing element; and (c) a second equalizing element operatively coupled between said pair of signal lines for equalizing said signal, and located at a predetermined position along said signal lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2,313,951 |
Jul 2000 |
CA |
|
Parent Case Info
[0001] This application is a Continuation Application from International Application No. PCT/CA00/01008, filed Aug. 31, 2000, which claims priority from Canadian Application Serial No. 2,313,951, filed Jul. 7, 2000 and U.S. Application No. 60/216,680, filed Jul. 7, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60216680 |
Jul 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/CA00/01008 |
Aug 2000 |
US |
Child |
10336851 |
Jan 2003 |
US |