Claims
- 1. A method of testing a plurality of memory arrays, comprising the steps of:
- simultaneously writing at least one data bit into a selected memory cell in each of said plurality of memory arrays, wherein each memory array comprises a separate integrated circuit;
- subsequently writing to neighboring cells of said selected memory cell in each of said memory arrays simultaneously;
- simultaneously reading said data bit from said selected memory cell in each of said plurality of memory arrays and storing said bit read from each of said memory arrays in a plurality of storage registers, at least one of said storage registers being provided for each of said memory arrays;
- separately reading the data stored in each of said storage registers into a single tester for comparison with an expected value to determine its validity; and
- writing a second data bit into said plurality of memory arrays while data is being concurrently read from the storage registers.
- 2. A method of testing a plurality of integrated circuit memories, comprising the steps of:
- simultaneously writing test data into predetermined cells associated with respective memories, wherein said integrated circuit memories comprise separate integrated circuits;
- simultaneously reading test data from the predetermined cells;
- storing the read test data in respective storage cells associated with each of the memories;
- sequentially reading the test data stored in the storage cells into a single tester for comparison with an expected value to determine its validity; and
- simultaneously writing additional test data to the separate integrated circuit memories while data is being concurrently read from the storage cells.
- 3. A method of testing a plurality of memory arrays, comprising the steps of:
- simultaneously writing a data bit into each of said plurality of memory arrays, wherein each memory array comprises a separate integrated circuit;
- simultaneously reading said data bit from said plurality of memory arrays and storing said bit read from each of said memory arrays in a plurality of storage registers, at least one of said storage registers being provided for each of said memory arrays;
- separately reading the data stored in each of said storage registers into a single tester for comparison with an expected value to determine its validity;
- said writing further comprises writing to a selected memory cell in each of said memory arrays simultaneously and subsequently writing to neighboring cells of said selected memory cell in each of said memory arrays simultaneously, and wherein said simultaneous reading comprises reading said selected memory cell in each of said memory arrays; and
- writing a second data bit into said plurality of memory arrays while data is being concurrently read from the storage registers.
Parent Case Info
This application is a continuation of application Ser. No. 07/544,283, filed Jun. 25, 1990 now abandoned.
US Referenced Citations (17)
Continuations (1)
|
Number |
Date |
Country |
Parent |
544283 |
Jun 1990 |
|