Claims
- 1. An etching process to remove material from a wafer having a top surface using a multiphase environment, the process comprising the steps:
immersing the top surface into a resistant phase of the multiphase environment, the top surface disposed adjacent a phase interface between the resistant phase and an etchant phase; and disturbing the top surface to move the resistant phase from the top surface to enable an etchant phase to contact the top surface; and etching the top surface.
- 2. The etching process of claim 1, wherein the step of disturbing the top surface is a mechanical disturbance.
- 3. The etching process of claim 2, wherein the step of disturbing the top surface includes sweeping the top surface of the wafer.
- 4. The etching process of claim 1, wherein the top surface of the wafer includes a conductive surface having a topography with recessed and raised regions and the step of disturbing includes disturbing the conductive surface to move the resistant phase from the raised regions of the conductive surface to enable an etchant phase to contact the raised regions.
- 5. The etching process of claim 4, wherein the resistant phase includes a high resistance phase and further comprises the step of electroetching the raised regions.
- 6. The etching process of claim 4, wherein the step of disturbing does not substantially move the resistant phase filling the recessed regions.
- 7. The process of claim 6, wherein the resistant phase inhibits etching of the recessed regions thereby causing planarization of the top surface.
- 8. A semiconductor integrated circuit manufactured including the method of claim 1.
- 9. An etching apparatus using a multiphase solution for operating upon a wafer having a top surface, comprising:
a container having the multiphase solution adapted to receive the wafer, the top surface of the wafer being placed in a resistant solution phase of the multiphase solution comprising an etching solution; and a sweeper immersed in the multiphase solution-configured to sweep the resistant solution phase from the top surface of the wafer.
- 10. The apparatus of claim 9, wherein the resistant solution phase includes a solution having a density higher than the etchant solution phase.
- 11. The apparatus of claim 9, wherein the resistant solution phase includes a solution having a density lower than the etchant solution phase.
- 12. The apparatus of claim 9, wherein the sweeper includes an electrode and the etchant solution phase is an electroetching solution.
- 13. A material removal process using a multiphase environment for operating upon a conductive layer formed on a surface of a wafer, the conductive layer having topography with recessed and raised regions, wherein the surface of the wafer includes features, and wherein the surface and the features are lined with a barrier layer, the process comprising:
immersing the conductive layer into an etch resistant phase of the multiphase environment such that surface of the conductive layer is disposed adjacent a phase interface between the etch resistant phase and an etchant phase; and applying a surface disturbance to the surface of the conductive layer, the surface disturbance moving the etch-resistant phase from the raised regions of the surface and enabling etchant phase to contact and etch the raised regions.
- 14. The process of claim 13, wherein the surface disturbance does not move the etch resistant phase filling the recessed regions.
- 15. The process of claim 14, wherein the etch resistant phase inhibits etching of the recessed regions.
- 16. The process of claim 13, wherein the surface disturbance is a mechanical disturbance.
- 17. The process of claim 13, wherein the mechanical disturbance is provided by a sweeper sweeping the surface of the conductive layer.
- 18. The process of claim 13, further comprising the step of continuing the step of applying the surface disturbance until the raised regions are etched uniformly.
- 19. The process of claim 18 further comprising continuing etching the conductive layer down to the barrier layer to form planarized conductive deposits in the features.
- 20. The process of claim 19 further comprising etching the barrier layer on the surface to expose the surface of the wafer.
- 21. The process of claim 18 further comprising continuing etching the conductive layer and the barier layer on the surface to form planarized conductive deposits in the features.
- 22. The process of claim 13, wherein the etchant phase is an electropolishing solution.
- 23. The process of claim 22 further comprising the step of maintaining a potential between the conductive layer and an electrode that contacts the electroetching solution.
- 24. The process of claim 13, wherein the etchant phase is a chemical etchant solution.
- 25. The process of claim 13, wherein the conductive layer is copper.
- 26. A semiconductor integrated circuit manufactured including the method of claim 13.
RELATED APPLICATIONS
[0001] This application claims priority from the Provisional Application Serial No. 60/362,513 filed Mar. 6, 2002, (NT-240 P) which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60362513 |
Mar 2002 |
US |