Claims
- 1. A method for fabricating a semiconductor device, said method comprising steps of:forming a shallow well layer by subjecting a semiconductor substrate to a shallow well implant with a substantially zero degree tilt; forming a buried amorphous layer below said shallow well layer by subjecting said semiconductor substrate to an amorphization implant with a substantially zero degree tilt; forming a deep well layer below said buried amorphous layer by subjecting said semiconductor substrate to a deep well implant with a substantially zero degree tilt.
- 2. The method of claim 1 wherein, for a P-well, indium (“In”) is used as a dopant for said shallow well implant.
- 3. The method of claim 1 wherein boron (“B”) is used as a dopant for said deep well implant.
- 4. The method of claim 1 wherein forming said shallow well layer comprises forming a steep retrograde well (“SRW”).
- 5. A method for fabricating a semiconductor device, said method comprising steps of:forming a shallow well layer by subjecting a semiconductor substrate to a shallow well implant with a substantially zero degree tilt; forming a buried amorphous layer below said shallow well layer by subjecting said semiconductor substrate to an amorphization implant with a substantially zero degree tilt; forming a deep well layer below said buried amorphous layer by subjecting said semiconductor substrate to a deep well implant with a substantially zero degree tilt, most of said deep well implant passing through most of said buried amorphous layer; said method of forming said semiconductor device avoiding axial channeling and exhibiting minimal implant distortion.
- 6. The method of claim 5 wherein, for a P-well, indium (“In”) is used as a dopant for said shallow well implant.
- 7. The method of claim 5 wherein boron (“B”) is used as a dopant for said deep well implant.
- 8. The method of claim 5 wherein forming said shallow well layer comprises forming a steep retrograde well (“SRW”).
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of, and claims priority through, continued prosecution application U.S. Ser. No. 09/495,075, entitled “Method and Apparatus for Suppressing the Channeling Effect in High Energy Deep Well Implantation,” filed Jan. 31 2000; now U.S. Pat. No. 6,459,141 which, in turn, claims priority from U.S. Ser. No. 60/166,763, entitled “Method and Apparatus for Suppressing the Channeling Effect in High Energy Deep Well Implantation,” filed Nov. 22, 1999, by the same applicants.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/166763 |
Nov 1999 |
US |