R. Torrance et al., "A 33 GB/s 13.4Mb Integrated Graphics Accelerator and Frame Buffer," IEEE International Solid-State Circuits Conference; pp. 274, 275, 340, and 341, 1998. |
J. Dreibelbis et al., "An ASIC Library Granular DRAM Macro with Built-In Self Test," IEEE International Solid-State Circuits Conference; pp. 58,59,74, and 75, 1998. |
T. Yabe et al., "A Configurable DRAM Macro Design for 2112 Derivative Organizations to be Synthesized Using a memory Generator," IEEE International Solid-State Circuits Conference; pp. 56,57,72,and 73, 1998. |
Taguchi et al., "A 40-ns 64-Mb DRAM with 64-b Parallel Data Bus Architecture", IEEE Journal of Solid-State Circuits, vol. 26, No. 11, Nov. 1991, pp. 1493-1497. |
Taguchi et al., "A 40ns 64Mb with Current-Sensing Data-Bus Amplifier", ISSCC Digest of Technical Papers, 1991, TAM 6.5. |
Nagai et al., "A 17-ns 4-Mb CMOS DRAM", IEEE Journal of Solids, vol. 26, No. 11, pp. 1538-1543, Nov. 1991. |
Lesmeister, A Densely Integrated High Performance CMOS Tester, International Test Conference, pp. 426-429, 1991. |
Anonymous, "400 MHz SLDRAM, 4M X 16 SLDRAM Pipelined, Eight Bank, 2.5 V Operation," SLDRAM Consortium Advance Sheet, published throughout the United States, pp. 1-22. |
Anonymous, "Draft Standard for a High-Speed Memory Interface (SyncLink)", Microprocessor and Microcomputer Standards Subcommittee of the IEEE Computer Society, Copyright 1996 by the Institute of Electrical and Electronics Engineers, Inc., New York, NY, pp. 1-56. |