The present description relates to the field of optical data communications and more specifically to the opto-electronic devices used in optical data communications.
Short-haul data communication (<300 m) rates have progressively increased from <1 Gbps to >10 Gbps over the past decade. Most of the existing technologies to convert the data from the electrical domain to the optical domain are single-channel (i.e. only one transmitter and one receiver). Parallel-channel technologies have emerged to provide a significant increase in the overall aggregate communication bandwidth of the communication system.
Because most parallel solutions use fiber-ribbons in which the individual fibers are separated by a pitch of 250 microns, it is necessary that the optoelectronic components (the lasers and photodetectors) are also equally pitched at 250 microns on their respective arrays. For 10 Gbps data rates and greater, the wirebonds that connect the optoelectronic chips to their substrate behave as antennas, which contribute to crosstalk—where the signal from one channel is electrically picked-up by its neighbouring channels, degrading the signal integrity resulting in bit-errors. Naturally, crosstalk is reduced by increasing the separation between neighbouring wirebonds.
A prior art wirebonding method consists of vertical cavity surface emitting lasers (VCSELs) and photodetectors (PDs) for parallel optical data communications which are typically configured in an array pitched at 250 microns.
In the present document, the following acronyms apply:
Furthermore, those skilled in the art will recognize that “a linear array of cells” may be equivalent to “a die” or “a chip” which includes the same or similar components. These words may thus be used interchangeably in the present description.
Since the pitch between the VCSELs and PDs is fixed at 250 microns (restricted by the pitch of the array of optical fiber), there is proposed an alternate wirebonding scheme to increase the separation between neighbouring wirebonds to reduce crosstalk and improve signal integrity.
In accordance with an embodiment, there is provided an opto-electronic Integrated Circuit Board (ICB) comprising an ICB substrate; a linear array of cells positioned on the ICB substrate, for optical connection to an array of optical fibers, each one of the cells comprising: a die bond pad and one of a Vertical Cavity Surface Emitting Laser (VCSEL) and a Photodetector; a number of ICB bond pads on the ICB substrate, the number of ICB bond pads corresponding at least to a number of cells in the linear array, wherein each successive ICB bond pad along the linear array is located on alternate sides of the linear array; and wirebonds each connecting, in a one-to-one relationship, each one of the ICB bond pads to a corresponding die bond pad of one of the cells of the linear array.
In accordance with another embodiment, there is provided an opto-electronic Integrated Circuit Board (ICB) adapted to receive a linear array of cells, each one of the cells being for optical connection to an optical fiber, and each one of the cells comprising a die bond pad and one of: a Vertical Cavity Surface Emitting Laser (VCSEL) and a Photodetector. The ICB comprises: an ICB substrate for positioning the linear array thereon; a number of ICB bond pads on the ICB substrate, the number of ICB bond pads corresponding at least to a number of cells, where each ICB bond pad is for connection, in a one-to-one relationship, to a corresponding die bond pad; and a number of trace lines on the ICB substrate, the number of trace lines corresponding to the number of ICB bond pads, the trace lines each having a proximate end and a distal end, the proximate end being connected to a corresponding one of the ICB bond pads, wherein a first distance between distal ends of neighbouring trace lines is greater than a second distance between proximate ends of the same neighbouring trace lines.
In accordance with yet another embodiment, there is provided an opto-electronic Integrated Circuit Board (ICB) adapted to receive an array of cells for optical connection to an array of optical fibers, each cell comprising a die bond pad and one of a Vertical Cavity Surface Emitting Laser (VCSEL) and a Photodetector. The ICB comprises: an ICB substrate for positioning the array of cells thereon; and ICB bond pads on the ICB substrate, each one of the ICB bond pads for connecting, in a one-to-one relationship, to a corresponding die bond pad of one of the cells, wherein each successive ICB bond pad is located on alternate, opposite sides of the array of cells.
In accordance with still another embodiment, there is provided a method for making an opto-electronic Integrated Circuit Board (ICB). The method comprises: providing an array of cells for optical connection to an array of optical fibers, each cell comprising a die bond pad and one of: a Vertical Cavity Surface Emitting Laser (VCSEL) and a Photodetector; providing an ICB substrate defining a space thereon for receiving the array; laying out a number of ICB bond pads on the ICB substrate, the number of ICB bond pads corresponding at least to the number of cells, each successive ICB bond pad being located on the ICB substrate, on alternate sides of the space; installing the array of cells in the space; and connecting, in a one-to-one relationship, each ICB bond pad to a corresponding die bond pad, using individual wirebonds for each connection.
a is a first schematic view of a wire bonding layout on an opto-electronic Integrated Circuit Board (ICB) and a Printed Circuit Board (PCB), in accordance with the prior art;
b is a second schematic view of a wire bonding layout on an opto-electronic Integrated Circuit Board (ICB) and a Printed Circuit Board (PCB), in accordance with the prior art;
c is a third schematic view of a wire bonding layout on an opto-electronic Integrated Circuit Board (ICB) and a Printed Circuit Board (PCB), in accordance with the prior art;
d is a fourth schematic view of a wire bonding layout on an opto-electronic Integrated Circuit Board (ICB) and a Printed Circuit Board (PCB), in accordance with the prior art;
e is a fifth schematic view of a wire bonding layout on an opto-electronic Integrated Circuit Board (ICB) and a Printed Circuit Board (PCB), in accordance with the prior art;
a illustrates a prior art wire bonding layout starting from a regular 1×4 VCSEL array of cells 100 currently offered by providers. In this embodiment the array is pitched at 250 micrometers. Each cell comprises one VCSEL 104a, 104b, 104c or 104d connected to one corresponding die bond pad 106a, 106b, 106c or 106d fixed together on a respective substrate 102a, 102b, 102c or 102d or on a single substrate (not shown). This
b illustrates another prior art layout starting with a readily available 1×4 Common Cathode VCSEL Array Die 115 on ICB 114, illustrating ICB wirebonds 117 and trace lines 116 to the edge of the ICB, and wirebonds 118 from ICB edge bond pads 120 to the bond pads 121 on the Driver chip 122. The Driver Chip 122 is electrically and mechanically attached to the PCB 113.
c illustrates another prior art layout starting with a readily available 1×4 Common Cathode PD Array Die 125 on ICB 126, illustrating ICB wirebonds 127 and trace lines 128 to the edge of the ICB, and wirebonds 129 from ICB edge bond pads 130 to the bond pads 131 on the Receiver (TIA) chip 132. The Receiver (TIA) Chip 132 is electrically and mechanically attached to the PCB 133.
d illustrates another prior art layout starting with a readily available non-common-cathode 1×4 PD Array Die 135 on ICB 136, illustrating wirebonds 137 and trace lines 138 to the edge of the ICB, and wirebonds 139 from ICB edge bond pads 140 to the bond pads 141 on the Receiver (TIA) chip 142. The Receiver (TIA) Chip 142 is electrically and mechanically attached to the PCB 143.
e illustrates another prior art layout starting with a readily available 1×4 Common Cathode PD Array Die 145 on ICB 146, illustrating wirebonds 147 from ICB edge bond pads 148 to PCB bond pads 149, and trace lines 150 from the PCB bond pads 149 to the electrical connections (not shown) on the Receiver (TIA) chip/die 151. The Receiver (TIA) Chip 151 is electrically and mechanically attached to the PCB 153.
Following the array line 212 from the left to the right, the first die bond pad 206a is connected to the ICB bond pad 208a, located on a first side A of the array line 212. In this embodiment, the value of the angle created by the array line 212 and the wirebond axis 214a is around 90°. Following on the array line 212, the second die bond pad 206b is connected to another ICB bond pad 208b, located on the second opposite side A′ of the array line 212. Following on the array line 212, the third die bond pad 206c is connected to another ICB bond pad 208c, located on the first side A of the array line 212. The following die bond pads 206d and next (not shown), are each separately connected to a respective other ICB bond pad, here bond pad 208d and a next bond pad (not shown), each bond pad being located about axis 212, alternating from opposite side A′ to side A. In this embodiment, wirebond axes 214a, 214b, 214c and 214d are parallel to each other, but may be disposed otherwise.
In
Those skilled in the art will understand that the array of light-emitting or light-detecting cells set out in the present description are not limited to 1×4 arrays, and are applicable to arrays of cells in general regardless of their dimensions.
In addition, although
Turning now to
Step 302: providing a linear array of cells, each cell comprising a Vertical Cavity Surface Emitting Laser (VCSEL) or a Photodetector for optical connection to an array of optical fibers, and a die bond pad;
Step 304: providing an ICB substrate comprising a linear space which defines an array line which crosses each cell;
Step 306: laying out a number of ICB bond pads on the ICB substrate, the number of ICB bond pads corresponding to a number of cells to be used, each successive ICB bond pad being located on the substrate on alternate sides of the linear space;
Step 308: installing the linear array of cells in the linear space; and
Step 310: connecting, in a one-to-one relationship, each ICB bond pad to a corresponding die bond pad, using individual wirebonds for each connection.
Turning now to
Step 402: Defining an array line (such as axis 212 in
Step 404: From one end of the array line 212 to the other, successively attributing a growing integer by steps of “1” at each die bond pad 206a, 206b, 206c and 206d of each cell 216a, 216b, 216c and 216d crossed (refer to
Step 406: Defining a first side and a second side about the array line defined in step 402 (such as axis 212 in
Step 408: Choosing one of the first and second sides for laying out odd numbered die bond pads therefrom. Such choosing thus leaves the remaining one of the first and second sides for laying out even numbered die bond pads therefrom.
Step 410: Laying out the ICB bond pads (such as 208a, 208b, 208c and 208d in
Turning to
Still in reference to
In the herein described layouts, such as shown by
Turning to
In order to avoid signal reflections which degrade high-speed signal integrity, transmission lines connecting the 1×4 Common Cathode PD Array Die 601 on ICB 602 to the Receiver TIA Chip 603 are designed as ‘matched transmission lines’ with controlled impedance of 50-Ohm single-ended or 100-Ohm differential. Each transmission line comprises: the corresponding wirebond 604x and/or trace 605x connecting the array die 601 to the corresponding pad of the pair of ICB edge bond pad or ICB VIA annulus 606a, 606b, 606c or 606d, the corresponding wirebonds 507a, 507b, 507c or 507d (
It is understood that the above described shielding of VIAs and the matching of the overall transmission lines (i.e. from the bond pad on the die 601 to the final Receiver Chip 603) can be accomplished in a variety of other ways meant to achieve best signal transmission conditions.
Turning now to
As an alternative, and turning now to
Turning now to
Still in reference to
While preferred embodiments have been described above and illustrated in the accompanying drawings, it will be evident to those skilled in the art that modifications may be made therein without departing from the essence of this invention. Such modifications are considered as possible variants comprised in the scope of the invention.
This application claims priority under 35USC§119e of U.S. provisional patent application 61/080,027 filed Jul. 11, 2008, the specification of which is hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
61080027 | Jul 2008 | US |