Claims
- 1. A method for fabricating field effect transistors (FETs) on a semiconductor substrate comprising the steps of:
- forming a silicon oxide layer on a principal surface of a silicon substrate thereby forming a pad oxide layer;
- depositing a silicon nitride layer on said pad oxide layer thereby providing an oxidation barrier layer;
- patterning said silicon nitride layer leaving silicon nitride stripes of decreasing widths over device areas, one of said silicon nitride stripes for forming source areas, and a narrower one of said silicon nitride stripes for forming gate electrode/drain areas for said field effect transistors;
- thermally oxidizing said silicon substrate and forming a field oxide isolation around said device areas having said silicon nitride stripes; and concurrently by the same oxidation,
- laterally oxidizing said substrate under said silicon nitride stripes to form a punchthrough oxide over said gate electrodes/drain areas while retaining said pad oxide over said source areas, said punchthrough oxide self-aligned to said pad oxide;
- wet etching and removing said silicon nitride layer;
- removing said pad oxide on said device areas;
- implanting a P-dopant shield region in said device area using said punchthrough oxide on said device areas and said field oxide serve as an implant block-out mask;
- etching said punchthrough oxide off said device areas;
- forming a gate oxide on said device area;
- depositing and patterning an N.sup.+ doped polysilicon layer, thereby forming FET gate electrodes on said gate oxide;
- depositing and anisotropically plasma etching back an insulating layer thereby forming sidewall spacers on said FET gate electrodes;
- implanting N.sup.+ doped source/drain regions adjacent to said FET gate electrodes, and thereby completing said field effect transistors.
- 2. The method of claim 1, wherein said pad oxide layer is formed by thermal oxidation having a thickness of between about 150 and 600 Angstroms.
- 3. The method of claim 1, wherein said silicon nitride layer is deposited by chemical vapor deposition to a thickness of between about 1000 and 2000 Angstroms.
- 4. The method of claim 1, wherein said field oxide isolation is formed by thermal oxidation and grown to a thickness of between about 3500 and 5000 Angstroms.
- 5. The method of claim 1, wherein said P-dopant shield region is formed by implanting boron ions (B.sup.11) at an ion implant dose of between about 1.0 E 12 and 1.0 E 13 atoms/cm.sup.2 and at an ion implant energy of between about 80 and 200 KeV.
- 6. The method of claim 1, wherein said gate oxide for said FET is grown to a thickness of between about 60 and 250 Angstroms.
- 7. The method of claim 1, wherein said N.sup.+ doped polysilicon layer for said FET gate electrodes is doped with phosphorus, and is deposited to a thickness of between about 2500 and 5000 Angstroms.
- 8. The method of claim 1, wherein said source/drain regions of said FET are formed by ion implanting arsenic (As.sup.75) at an ion implant dose of between about 3.0 E 15 and 7.0 E 15 atoms/cm.sup.2 and at an ion implant energy of between about 40 and 100 KeV.
Parent Case Info
This is a division of patent application Ser. No. 08/956,970, now U.S. Pat. No. 5,849,613 filing date Oct. 23, 1997, A Method And Mask Structure For Self-Aligning Ion Implanting To Form Various Device Structures, assigned to the same assignee as the present invention.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
956970 |
Oct 1997 |
|