The application is the national phase of International Application No. PCT/CN2018/090980, titled “METHOD AND STRUCTURE FOR LAYOUT AND ROUTING OF PCB”, filed on Jun. 13, 2018, which claims the priority to Chinese patent application No. 201710881052.8 titled “METHOD AND STRUCTURE FOR LAYOUT AND ROUTING OF PCB”, filed with the China National Intellectual Property Administration on Sep. 26, 2017, which are incorporated herein by reference in their entireties.
The present disclosure relates to the technical field of layout and routing of signal lines and power supply lines of a PCB (printed circuit board), and in particular to a method and a structure for layout and routing of a PCB.
With the rapid development of the Internet and big data, and with the advent of the cloud computing era, cloud computing centers and big data centers have been rapidly developed and expanded, and the resulting requirement and usage of server and storage have increased. As the support for data processing and storage of the cloud computing and the big data, servers and storages directly determine the stability of the entire system.
As the core of the server, the design quality of the PCB directly determines the stability of the server. The PCB is mainly composed of signal lines and a power supply. In design, the design of the signal and the power supply should be comprehensively considered, and a high-quality PCB should be designed while minimizing the design cost.
A design solution of a conventional motherboard is a 12-layer board, where signal lines and power supplies on the stacked layers are designed from top to bottom as follows:
PCIE, DDR and high-speed lines are arranged on the TOP layer and the BOT layer, a complete ground plane is arranged on each of the L2, L5, L8, L11 layers, the high-speed lines and other lines are arranged on the L3, L4, L9 and L10 layers, power planes are arranged on the L6 and L7 layers. The signal lines on each layer of the above design have adjacent ground reference, and two layers of complete power planes and four layers of ground planes are provided, which is an optimal design method without considering cost.
According to the conventional design solutions, there is sufficient layout and routing space for power supplies, ground and signal lines, and there is also available space. In the current situation which is sensitive to costs of servers, servers are over-designed, which is unfavorable to enhancement of the competitiveness of the product.
A method for layout and routing of a PCB is provided, which includes:
arranging signal lines, a power plane and a ground plane of the PCB in combination, wherein
a portion of a reference plane for the signal lines is configured as a ground plane for providing a reference plane and return paths for the signal lines, thereby saving routing spaces.
A structure for layout and routing of a PCB is provided, which includes: signal lines, a power plane and a ground plane, where a portion of a reference plane for signal lines is configured as a ground plane for providing a reference plane and return paths for the signal lines, thereby saving routing spaces.
The present disclosure is described in detail in conjunction with the embodiments with reference to the drawings.
A method for layout and routing of a PCB includes the following steps 1) to 3).
In step 1), a shape of the PCB is determined and the main chips are arranged at appropriate positions on the PCB, including, as shown in
In step 2), a PCB including 10 stacked layers is provided, including L1 (TOP), L2, L3, L4, L5, L6, L7, L8 and L10 (BOT) from top to bottom, as shown in
In step 3), the L1 (TOP), L2, L3, L8, L9, L10 (BOT) layers are configured to have the conventional layout and routing, where:
the DDRs (double data rate) on the L3 layer and the DDR on the L8 layer are not changed, and the QPI signal lines are moved to the L5 layer and the L6 layer,
the high-speed lines and other lines in the conventional 12-layer structure is moved to the L3 layer and the L8 layer of the 10 layers,
a region of the L4 layer corresponding to the region for QPI wiring and the region for arranging DIMM slots and CPU is configured for a ground plane, and a remaining region of the L4 layer is configured for a power plane, as shown in
a region of the L5 layer corresponds to the region for QPI wiring is configured for arranging QPI signal lines, with the ground plane on the L4 layer being a reference plane corresponding to the QPI signal lines, and a remaining region of the L5 layer is configured for a power plane, as shown in
a region of the L6 layer corresponding to the region for QPI wiring is configured for arranging QPI signal lines, a region of the L6 layer corresponding to region for arranging PCH and PCIE slots is configured for arranging high-speed lines and other lines, and a region of the L6 layer corresponding to the region for arranging DIMM slots and CPU is configured for a ground plane, as shown in
a region of the L7 layer corresponding to the region of the L6 layer configured for arranging QPI signal lines and the region of the L6 layer configured for arranging high-speed lines and other lines is configured for a ground plane, for providing reference for the QPI signal lines and the high-speed lines on the L6 layer, and a remaining region of the L7 layer is configured for power supply, as shown in
The layout is as follows.
The embodiments are only used to illustrate the present disclosure and are not intended to limit the present disclosure. Those skilled in the technical art can make some variations and improvements without departing from the spirit and scope of the present disclosure. All the equivalent technical solutions are also within the scope of the present disclosure, and the scope of the present disclosure should be defined by the claims.
Number | Date | Country | Kind |
---|---|---|---|
2017 1 0881052 | Sep 2017 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2018/090980 | 6/13/2018 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2019/062209 | 4/4/2019 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20050039947 | Ohsaka | Feb 2005 | A1 |
20050225955 | Grebenkemper | Oct 2005 | A1 |
20080259555 | Bechtolsheim | Oct 2008 | A1 |
20090045889 | Goergen | Feb 2009 | A1 |
20110088928 | Lim | Apr 2011 | A1 |
Number | Date | Country |
---|---|---|
202425186 | Sep 2012 | CN |
203399401 | Jan 2014 | CN |
105657962 | Jun 2016 | CN |
107592728 | Jan 2018 | CN |
Entry |
---|
CN203399401, Printed circuit board structure realizing electromagnetic interference reduction during signal penetration (Year: 2014). |
International Search Report for PCT/CN2018/090980 dated Sep. 12, 2018, ISA/CN. |
The 1st Office Action regarding Chinese Patent Application No. CN201710881052.8, dated Nov. 22, 2018. English Translation Provided by Google Translation. |
Number | Date | Country | |
---|---|---|---|
20200137880 A1 | Apr 2020 | US |