Claims
- 1. Embedded dynamic random access memory (DRAM) circuits with logic integrated semiconductor circuits comprised of:a semiconductor substrate having logic regions and memory regions with device areas, said device areas surrounded and electrically isolated from each other by field oxide areas; P-doped wells and deep N-doped wells in said memory regions' device areas; polysilicon capacitor bottom electrodes on and electrically contacting said device areas in said memory regions; N-doped wells and P-doped wells in said device areas of said logic regions; a single conformal dielectric layer as a gate oxide for FETs and as an interelectrode dielectric layer over said capacitor bottom electrodes; a patterned conformal second polysilicon layer for gate electrodes for said FETs and for capacitor top electrodes over said capacitor bottom electrodes to provide DRAM capacitors; lightly doped source/drain areas in said substrate adjacent to said FET gate electrodes; sidewall spacers on sidewalls of said gate electrodes; source/drain contact areas in said substrate adjacent to said sidewall spacers; a silicide on said gate electrodes and said source/drain contact areas to provide a salicide FET structure; a planarized insulating layer on said salicide FET structures and said DRAM capacitors; and, said insulating layer having contact openings for electrical contacts to said substrate; a multilevel of metal interconnections to complete said logic integrated semiconductor circuits with said embedded DRAM circuits.
- 2. The structure of claim 1, wherein said semiconductor substrate is single-crystal silicon.
- 3. The structure of claim 1, wherein said first polysilicon layer has a thickness of between about 200 and 800 Angstroms.
- 4. The structure of claim 1, wherein said P-doped wells in said logic regions are doped with boron and said N-doped wells in said logic regions are doped with phosphorus.
- 5. The structure of claim 1, wherein said conformal dielectric layer is a high-dielectric-constant material composed of silicon oxynitride and has a thickness of between about 20 and 150 Angstroms.
- 6. The structure of claim 1, wherein said conformal dielectric layer is a high-dielectric-constant material composed of tantalum pentoxide and has a thickness of between about 30 and 200 Angstroms.
- 7. The structure of claim 1, wherein said second polysilicon layer has a thickness of between about 500 and 2000 Angstroms.
- 8. The structure of claim 1, wherein said silicide is titanium silicide and has a thickness of between about 200 and 500 Angstroms.
- 9. The structure of claim 1, wherein said insulating layer has a thickness of between about 8000 and 15000 Angstroms.
Parent Case Info
This is a division of patent application Ser. No. 09/596,899, filing date Jun. 19, 2000, A Novel Method And Structure For Stacked Dram Capacitors And Fets For Embedded Dram Circuits, assigned to the same assignee as the present invention.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5821139 |
Tseng |
Oct 1998 |
A |
5930618 |
Sun et al. |
Jul 1999 |
A |
6015732 |
Williamson et al. |
Jan 2000 |
A |