J.M. Kleinhans et al.; Gordian: VLSI Placement by Quadratic Programming and Slicing Optimization; Mar. 1991 IEEE, vol. 10, No. 3, pp. 356-365. |
W. Sun et al.; A Loosely Coupled Parallel Algorithm for Standard Cell Placement; 1994 ACM; pp. 137-144. |
H. Onodera et al.; A Block Placement Procedure Using a Force Model; 1989 Scripta Technica, Inc.; pp. 87-96. |
K. Ueda et al., Champ: Chip Floor Plan for Hierarchical VLSI Layout Design; Jan. 1985 IEEE, vol. CAD-4, No. 1. |
N.R. Quinn, Jr., et al,; A Force Directed Component Placement Procedure for Printed Circuit Boards; 1979 IEEE; pp. 377-388. |
C. Sechen et al.; An Improved Simulated Annealing Alorithm for Row-Based Placement; 1987 IEEE; pp. 478-481. |
C.M. Fiduccia et al.; A Linear-Time Heuristic for Improving Network Partitions; 1982 IEEE; pp. 175-181. |
“Methods Used in an Automatic Logic Design Generator (ALERT)”, IEEE Trans. On Computers, vol. C-18, No. 7, Jul. 1969, pp. 593-614.* |
“Partioning and Placement Technique for CMOS Gate Arrays” by Odawara et al, IEEE Trans. On Computer-Aided Design, vol. CAD-6, No. 3, May 1987, pp. 355-363.* |
“Theory and Concepts of Circuit Layout” by Hu et al., IEEE 1985, pp. 3-18.* |
“Tango-Schematic Capture Software,” PERX Catalog, pp. 18 & 19. |
“Methods Used in an Automatic Logic Design Generator (ALERT)”, by Friedman et al., IEEE Transactions on Computers, vol. C18, No. 7, Jul. 1969, pp. 593-614. |
“Quality of Designs from an Automatic Logic Generator (ALERT),” Friedman et al., IEEE Design Automation Conference, 1970, pp. 71-80. |
“Design Automation,” by Russo, Computer, May/Jun. 1972, pp. 19-22. |
“Computer Aided Design,” by Lynn, Computer, May/Jun. 1972, pp. 36-45. |
“Recent Developments in Design Automation,” By Breuer, Computer, May/Jun. 1972, pp. 23-35. |
“LINDA: A Local Interactive Design Aid for Computer-Aided General-Purpose Artwork Production,” by Briggs, GEC Journal of Science & Technology, vol. 43, No. 2, 1976. |
“An Engineering System for Designer, Manager and Manufacturer,” by Smith et al., Telesis, vol. 4, No. 9, Dec. 1976, pp. 268-273. |
“Computer Graphics in Power Plant Design,” by Strong et al., IEEE Power Engineering Society, Jul. 1978. |
“An Automated System to Support Design Analysis,” by Willis, 12th Annual Asilomar Conference on Circuits, Systems & Computers, IEEE, Nov. 1978, pp. 646-650. |
“Computer-Aided Partioning of Behavioral Hardware Descriptions,” by McFarland, 20th Design Automation Conference, IEEE, 1983, pp. 472-478. |
“Definite Clause Translation Grammars,” by Abramson, University of British Columbia, IEEE, 1984, pp. 233-240. |
“Verify: A Program for Providing Correctness of Digital Hardware Designs,” by Barrow, Artificial Intelligence 24,1984, pp. 437-483. |
“Switch-Level Delay Models for Digital MOS VLSI,” by Ousterhout, IEEE 21st Design Automation Conference, 1984, pp. 542-548. |
“Automated Generation of Digital System Schematic Diagrams,” by Arya et al., 22nd Design Automation Conference, IEEE, 1985, pp. 388-395. |
“Using Bottom-Up Design Techniques in the Synthesis of Digital Hardware form Abstract Behavioral Descriptions,” by McFarland, 23rd Design Automation Conference, IEEE, 1986, pp. 474-480. |
“Partitioning Before Logic Synthesis,” by Camposano et al., IBM Thomas J. Watson Research Center, IEEE, 1987, pp. 324-326. |
“Partitioning and Placement Technique for CMOS Gate Arrays,” by Odawara et al., IEEE Transactions on Computer-Aided Design, vol. CAD-6, No. 3, May 1987, pp. 355-363. |
“Partioning a Design in Structural Synthesis,” by Camposano et al., IBM Watson Research Center, IEEE, 1987, pp. 564-566. |
“The System Architect's Workbench,” by Thomas et al., 1988 DAC Draft Submission, Nov. 1987. |
“Formal Verification of Digital Circuits Using Hybrid Stimulation,” by Srinivas et al., IEEE Circuits and Devices Magazine, Jan. 1988, pp. 19-26. |
“Tektronix Design Automation Products,” 1988, pp. 83-90. |
“Formal Verification of the Sobel Image Processing Chip,” by Narendran et al., 25th ACM/IEEE Design Automation Conference, 1988, pp. 211-217. |
“Area-Time Model for Synthesis of Non-Pipelined Designs,” by Jain et al., CH2657-5 1988 IEEE, pp. 48-51. |
“CAD for System Design: Is It Practical?”, IEEE Design & Test of Computers, Apr. 1989, pp. 46-55. |
“Architectural Partitioning for System Level Design,” by Lagnese et al., 26th ACM/IEEE Design Automation Conference, 1988, pp. 62-67. |
“Here's an Easy Way to Test ASICs,” by MacLeod, Electronics, May 1989, pp. 116-117. |
“Experience with the ADAM Synthesis System,” by Jain et al., 26TH ACM/IEEE Design Automation Conference, 1989, pp. 56-61. |
“Chippe: A System for Constraint Driven Behavioral Synthesis,” by Brewer et al., IEEE Transactions on Computer-Aided Design, vol. 9, No. 7, Jul. 1990, pp. 681-695. |
“BAD: Behavioral Area-Delay Predictor,” by Kucukcakar et al., CEng Technical Report 90-31, Nov. 1990. |
“An Efficient Heuristic Procedure for Partitioning Graphs,” by B.W. Kernighan et al., The Bell System Technical Journal, Feb. 1970, pp. 291-306. |
“Hyper-LP: A System for Power Minimization Using Architectural Transformations,” by Chandrakasan et al., IEEE, 1992, pp. 300-303. |