1. Technical Field
The present invention relates to photolithographic printing in general, and, in particular, to a method and system for performing optical proximity correction with process variations considerations.
2. Description of Related Art
When transferring an integrated circuit design pattern onto a semiconductor substrate, the most common technique is to produce a photomask with a photomask layout of the integrated circuit design, and then a lithography process is utilized to expose the patterns of the photomask layout to a semiconductor substrate in a predetermined ratio.
As integrated circuit designs become more complex, the number of circuit elements to be produced on a wafer become increasingly large and each object becomes correspondingly smaller. As the size of the objects to be produced become similar in size or smaller than the wavelength of light used to illuminate the wafer, distortions occur whereby the pattern of objects formed on the wafer do not correspond to the pattern of objects defined by the mask. One objective criterion for defining how well an image is formed or an object is produced is the edge placement error (EPE) that indicates how far an edge of an object is shifted from its desired position. Another objective criterion is the edge contrast or slope that describes how sharply the image intensity changes from exposed to not exposed, or vice versa.
In order to improve the manufacturability of target layout designs, optical process correction (OPC) techniques have been developed that alter a mask layout pattern in order to correctly create the desired pattern of objects on a wafer. The conventional OPC method of improving the fidelity of a layout is to simulate how a pattern of polygon fragments fabricated on a mask will be lithographically reproduced as corresponding edges on the wafer, and then moves the fragment such that the edge on the wafer will be created at the proper location.
In a typical OPC procedure, a target layout includes several polygons that represents the objects desired on the wafer. Referring now to the drawings and in particular to
Simulations are generated at each of the sites of the edges, usually along a cut line perpendicular to the edge, and measurements of the predicted image slope, maximum and minimum intensities are calculated as shown in
Changes are then made in the mask layout to minimize the calculated EPE. For each edge, a fragment in the mask layout is designated, and each mask fragment is moved in an attempt to reduce the calculated EPE. New simulations at the sites are generated again from the revised mask layout, and new EPEs are calculated. This procedure is repeated iteratively until EPE falls within an acceptable tolerance value.
Conventional model-based OPC assumes nominal process conditions without considering any process variations due to the current lack of variational lithography models. However, disregarding process variations may lead to erroneous timing, power and yield characterization analysis. For example, post-OPC silicon image based timing analysis is found to be substantially different from that based on the drawn layout.
Consequently, it would be desirable to provide an improved method and system for performing OPC with process variations considerations.
In accordance with a preferred embodiment of the present invention, the maximum aerial gradient direction for a control point associated with an edge is initially determined. Then, a variational edge placement error E along the maximum aerial image intensity gradient direction of the control point is calculated. A determination is made whether or not |CE·n| is equal to or greater than a manufacturing grid, where n is the direction perpendicular to a segment pointing outward, and C is a constant. If |CE·n| is equal to or greater than a manufacturing grid, the edge is moved by −CE·n.
All features and advantages of the present invention will become apparent in the following detailed written description.
The invention itself, as well as a preferred mode of use, further objects, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
With reference now to
Referring now to
Polygons are parametrized such that they can be efficiently changed.
Referring back to
For any given point on the target contour, its variational EPE is defined as the placement between that point and its nearest printed contour point. For example, a shape 60 is defined by a target contour in solid lines, as shown in
Assuming small Ith variations and small z variations, E can be written as where
As an example, when the joint distribution of measured exposure dose E and focus error Z for an actual manufacturing process are available, the joint distribution of Ith and z can be computed as follows
If Ith and z are assumed to be independent and normally distributed, i.e., z˜N(0,σz2) and Ith˜N(μIth,σth2), the variational EPE E can be calculated as follows:
where Enorm is the nominal EPE.
After all the control points have been completed, a determination is made, for each edge, as to whether or not |CE·n| is equal to or greater than a manufacturing grid, where n is the direction perpendicular to the segment pointing outward, and C is a constant preferably chosen by a user based on accuracy and convergent speed, as shown in block 35. If |CE·n| is equal to or greater than a manufacturing grid, then the edge is moved by −CE·n, as depicted in block 36. The edge movement is preferably rounded to a multiple of manufacturing grid. Otherwise, if |CE·n| is less than a manufacturing grid, the process proceeds to block 37 for a new edge. The process is stop after all segments within a layer have been completed, as shown in block 38. The process may start again for a new layer.
As has been described, the present invention provides a method and system for performing OPC with process variations considerations.
It is also important to note that although the present invention has been described in the context of a fully functional computer system, those skilled in the art will appreciate that the mechanisms of the present invention are capable of being distributed as a program product in recordable type media such as compact disks.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
The present application claims priority under 35 U.S.C. §119(e)(1) to provisional application No. 60/951,377 filed on Jul. 23, 2007, the contents of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
7080349 | Babcock et al. | Jul 2006 | B1 |
7360199 | Scaman | Apr 2008 | B2 |
20050278685 | Granik et al. | Dec 2005 | A1 |
20060085772 | Zhang | Apr 2006 | A1 |
20080086715 | Zach | Apr 2008 | A1 |
20080309897 | Wong et al. | Dec 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20090030636 A1 | Jan 2009 | US |
Number | Date | Country | |
---|---|---|---|
60951377 | Jul 2007 | US |