Embodiments of the present invention relate to thermal management of microprocessors and more specifically to optimize frequency and performance in a multi-die microprocessor via a serial link replicating states across the multiple dies.
In a multi-core microprocessor, it may be desirable to allow the cores to use available power headroom to maximize performance. In such instances, the cores may operate at frequencies and/or voltages above those specified by the manufacturer. Thermal throttling may then be used to reduce the operating frequency and/or voltage of the cores when a target temperature is reached or exceeded.
However, thermal throttling may not occur in some environments, such as where the ambient temperature is sufficiently low. In such an environment, there is no mechanism available to reduce the operating frequency and/or voltage, and the processor will be permitted to run at a frequency/voltage greater than specified by the manufacturer for an indefinite amount of time. In this case, the power delivery system must be over-designed in order to supply the additional power required for the system.
With the progress toward multi-die processors, each die can not readily ascertain the status of the other dies with respect to an idle or active status. Consequently, this precludes setting an optimal frequency and performance for the multi-die processor. One inefficient solution is routing dedicated signal lines to transmit and receive core power status. Unfortunately, the cost of this solution is directly proportional to the number of cores as well as the number of core power states.
A better understanding of the present invention can be obtained from the following detailed description in conjunction with the following drawings, in which:
In the following description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of embodiments of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention as hereinafter claimed.
Embodiments of the present invention concern the use of a dedicated interface to transmit core status among multiple cores in a multi-die microprocessor. Although the following discussion centers on dual core and quad core processor implementations, it will be understood by those skilled in the art that the present invention as hereinafter claimed may be practiced in support of a multi-core processor having a different number of cores as well and any integrated chip, such as, a microcontroller, application specific integrated chip (ASIC), etc. that has multiple processing elements or logic elements.
The present application is related to and may incorporate embodiments from a previously filed application. The application, is titled “A Method, Apparatus, and System for Increasing Single Core Performance in a Multi-core Microprocessor”, Ser. No. 11/477,751.
As used herein, “single core turbo mode” is an operational mode of a multi-core microprocessor. When a multi-core microprocessor is in single core turbo mode, the multi-core processor may operate at a higher operating point, and thus, at least one core may run at a higher operational frequency and/or voltage only as long as at least one core remains idle. Thus, in single core turbo mode, the power and thermal headroom of one or more idle cores may be used to increase the operational frequency of one or more cores that are not idle.
The graph depicts the amount of thermal headroom decreases as the number of active cores increases. Conversely, the amount of thermal headroom increases as the number of active cores decreases. For the example of one, two, and three active cores, there is allowable thermal headroom that is not utilized.
An active status indicates the core is processing an operation, hence, it is not idle. Typically, as the number of active cores on a processor increases, so does the range of power consumed.
The graph depicts the amount of thermal headroom decreases as the number of active cores increases. Conversely, the amount of thermal headroom increases as the number of active cores decreases.
As previously discussed, with the progress toward multi-die processors, each die can not readily ascertain the status of the other dies with respect to an idle or active status. Consequently, this precludes setting an optimal frequency and performance for the multi-die processor. One inefficient solution is routing dedicated signal lines to transmit and receive core power status. Unfortunately, the cost of this solution is directly proportional to the number of cores as well as the number of core power states.
Embodiments of the present invention concern the use of a dedicated interface to transmit core status among multiple cores in a multi-die microprocessor. Several following embodiments discuss a multi-core processor with a dedicated interface to transmit core status among multiple cores in a multi-die microprocessor
In one embodiment, the frequency voltage logic resides in each site of the multi-site processor. In another embodiment, the frequency voltage logic resides in a chipset. In yet another embodiment, the frequency voltage logic resides in a power controller chip.
The multi-core processor (801) includes at least two cores, Core 0 (802) and Core 1 (803). In some embodiments, the processor (801) may include additional cores. In embodiments including more than two cores, only one core may be allowed to operate in turbo mode while at least one core is idle, or, multiple cores may be allowed to operate in turbo mode while multiple cores remain idle.
The processor (801) also includes turbo mode logic (804), as described above in conjunction with the cross referenced application, to allow at least one core of the processor to operate at a higher than guaranteed frequency while at least one core of the processor is idle. Thus, available power and thermal headroom may be used by one core to increase or maximize the overall performance of the system when another core is idle.
The system may also include a network port or interface (820), and may be capable of being coupled to a wired or wireless network (830). The memory controller device (806) is coupled to the CPU (801) by a bus (807). The memory controller device (806) provides the CPU (801) with access to one or more memory devices (810), to which the memory controller device (806) is coupled by a memory bus (808).
A graphics processing unit (812) may be coupled to the memory controller device via a bus (814). An I/O controller device (818) may be coupled to the memory controller device (806) by a bus (816). The I/O controller device (818) may be coupled to a network port (820), capable of connecting to a network (830). The I/O controller device (818) may also be coupled to a mass storage device (822) and/or non-volatile memory (824). A battery or other power supply (806) may provide power to the system.
Together, these components form a system (800) that is capable of supporting the execution of machine readable instructions by CPU (801), and the storage of data, including instructions, within memory devices (810).
In this embodiment, the amount of active cores is determined by the local core power status and the remote core power status received via the interface. In the first decision block, 702, the frequency selected for all the cores is fd (block 703) if the number of active cores is one. Otherwise, the second decision block, 704 is analyzed. The frequency selected for all the cores is fc (block 705) if the number of active cores is two. Otherwise, the decision block, 706, is analyzed. The frequency selected for all the cores is fb (block 707) if the number of active cores is three. Otherwise, the frequency selected for all the cores is fa (block 708) if the number of active cores is four. In this embodiment, frequency fd is higher than fc, frequency fc is higher than fb, and frequency fb is higher than fa.
Thus, a method, apparatus, and system for optimizing frequency and performance in a multi-die Microprocessor are disclosed. In the above description, numerous specific details are set forth. However, it is understood that embodiments may be practiced without these specific details. In other instances, well-known circuits, structures, and techniques have not been shown in detail in order not to obscure the understanding of this description. Embodiments have been described with reference to specific exemplary embodiments thereof. It will, however, be evident to persons having the benefit of this disclosure that various modifications and changes may be made to these embodiments without departing from the broader spirit and scope of the embodiments described herein. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
While the present invention has been described with respect to a limited number of embodiments, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of this present invention.
This application is a continuation of U.S. patent application Ser. No. 13/788,547, filed Mar. 7, 2013, which is a continuation of U.S. patent application Ser. No. 13/711,260, filed Dec. 11, 2012, which is a continuation of U.S. patent application Ser. No. 13/156,267, filed Jun. 8, 2011, now U.S. Pat. No. 8,356,197, issued on Jan. 15, 2013, which is a continuation of U.S. patent application Ser. No. 11/940,958, filed Nov. 15, 2007, now U.S. Pat. No. 8,032,772, issued on Oct. 4, 2011, the content of which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
6556160 | Kamel et al. | Apr 2003 | B1 |
6631474 | Cai et al. | Oct 2003 | B1 |
6804632 | Orenstien et al. | Oct 2004 | B2 |
7093147 | Farkas et al. | Aug 2006 | B2 |
7249268 | Bhandarkar | Jul 2007 | B2 |
7389440 | Bailey et al. | Jun 2008 | B2 |
7392414 | Bailey et al. | Jun 2008 | B2 |
7490254 | Clark | Feb 2009 | B2 |
7502948 | Rotem et al. | Mar 2009 | B2 |
7650518 | Allarey et al. | Jan 2010 | B2 |
7818596 | Fenger et al. | Oct 2010 | B2 |
8032772 | Allarey et al. | Oct 2011 | B2 |
8250246 | Brockmann et al. | Aug 2012 | B2 |
20010037442 | Ganapathy et al. | Nov 2001 | A1 |
20020133729 | Therien et al. | Sep 2002 | A1 |
20020194509 | Plante et al. | Dec 2002 | A1 |
20040071184 | Naveh et al. | Apr 2004 | A1 |
20050289365 | Bhandarkar | Dec 2005 | A1 |
20060026447 | Naveh et al. | Feb 2006 | A1 |
20060053326 | Naveh et al. | Mar 2006 | A1 |
20060117200 | Bailey et al. | Jun 2006 | A1 |
20060123263 | Bailey et al. | Jun 2006 | A1 |
20060149975 | Rotem et al. | Jul 2006 | A1 |
20070033425 | Clark | Feb 2007 | A1 |
20070083779 | Misaka et al. | Apr 2007 | A1 |
Number | Date | Country |
---|---|---|
09026900 | Jan 1997 | JP |
2001202155 | Jul 2001 | JP |
2007102673 | Apr 2007 | JP |
Entry |
---|
State Intellectual Property Office, P.R. China, Office Action mailed Jul. 10, 2013 in Chinese application No. 201110189877.6. |
Notice of Reason for Rejection for Japanese Patent Application No. 2008-290587, Mailed Oct. 12, 2010, 3 pages. |
First Office Action for Chinese Patent Application No. 200810182271.8, Mailed Jul. 5, 2010, 5 pages. |
Japanese Patent Office, Notice of Reasons for Rejection mailed Oct. 12, 2010 in Japanese patent application No. 2008-290587. |
State Intellectual Property Office, P.R. China, First Office Action issued Jul. 5, 2010 in Chinese patent application No. 200810182271.8. |
U.S. Appl. No. 14/140,875, filed Dec. 26, 2013, entitled, “Method, Apparatus, and System for Optimizing Frequency and Performance in a Multidie Microprocessor,” by Jose P. Allarey. |
Number | Date | Country | |
---|---|---|---|
20140032950 A1 | Jan 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13788547 | Mar 2013 | US |
Child | 14041688 | US | |
Parent | 13711260 | Dec 2012 | US |
Child | 13788547 | US | |
Parent | 13156267 | Jun 2011 | US |
Child | 13711260 | US | |
Parent | 11940958 | Nov 2007 | US |
Child | 13156267 | US |