Claims
- 1. A method of operating a fast scan GRA cell circuit having
- a master/slave latch circuit having a L1 master latch circuit and an L2 slave latch circuit, said L1 master latch circuit having a first cross-coupled portion and a complementary write circuit coupled to said slave latch and having scan-in port coupled to pass a scan-in signal to an L1 pass gate NFET transistor, an A.sub.-- Clock terminal port connected to said L1 pass gate NFET transistor, and a master feedback NFET transistor circuit having a source also coupled directly to said A.sub.-- Clock terminal port, and
- further having a L2 slave latch whose input is an output from said master latch circuit, said L2 slave latch including a second cross-coupled portion and a complementary write circuit, said L2 slave latch circuit being coupled to receive signal resulting from said scan-in signal via said L1 latch circuit and an L2 pass gate NFET transistor for testing of said master/slave latch circuit, a B.sub.-- Clock terminal connected to said L2 pass gate NFET transistor, and a slave feedback NFET transistor circuit having a source also coupled directly to said B.sub.-- Clock terminal port, whereby
- both clock inputs during a scan function are connected respectively to their respective NFET pass gate transistors and to the source of their respective NFET feedback NFET transistor's circuit's source,
- and wherein said method includes during a scan coupling the pass gate and source of a feedback NFET transistor latch signal of each of said L1 master latch circuit and said L2 slave latch circuit to receive their respective A.sub.-- Clock and B.sub.-- Clock signals, and turning each feedback NFET transistor fully on during one clock cycle and fully off during another portion of a clock cycle.
- 2. A method of operating a fast scan GRA cell circuit according to claim 1 wherein during scanning the L1/L2 latch function is disabled.
- 3. A method of operating a fast scan GRA cell circuit according to claim 2 wherein during the scan into the L1 latch, the NFET feedback gate for said L1 master latch circuit is disabled to break the latch to make the L1 master latch circuit function as a simple inverter during an active scan clock, and, when active scan clock goes inactive, the feedback is reactivated, and said during the scan the NFET feedback gate for said L2 slave latch circuit is disabled to break the latch to make the L2 slave latch circuit function as a simple inverter during an active scan clock, and, when active scan clock goes inactive, the feedback for said L2 slave latch circuit is reactivated.
RELATED APPLICATIONS
This application is a division of U.S. Ser. No. 08/690,609, filed Jul. 31, 1996.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
Eckhardt et al., An high density 300 PS BICMOS GRA, IEEE 1992 Bipoar circuits and technology Meeting 8.3, pp. 178-181, Mar. 1992. |
Petrovick et al., A 300K circuit ASIC logic family, 1990 IEEE international solid state circuits conference, pp. 88, 89, 270, Feb. 1990. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
690609 |
Jul 1996 |
|