Claims
- 1. A method of realigning test data packets, comprising:
receiving first test data packets on a single integrated circuit chip, each of said first test data packets including a number n of data bits ordered serially in a first format; and serially reordering on said single integrated circuit chip said number n of said data bits of each of said first test data packets from said first format into second test data packets, each of said second test data packets including said number n of data bits ordered serially in a second format.
- 2. The method of claim 1 wherein receiving first test data packets comprises receiving first test data packets each including a number m of words, each word including a number x of data bits and said second test data packets each including said number m of words, each word including a number x.
- 3. The method of claim 2 wherein each of said m words in said first format may be generated exclusively by either a vector memory or an algorithmic pattern generator.
- 4. A method of testing synchronous memory devices, the method comprising:
creating test data packets in a first format; realigning said test data packets into a second format including:
receiving said first test data packets on a single integrated circuit chip, each of said first test data packets including a number n of data bits ordered serially in a first format; and serially reordering on said single integrated circuit chip said number n of said data bits of each of said first test data packets from said first format into second test data packets, each of said second test data packets including said number n of data bits ordered serially in a second format; applying said second format test data packets to a memory device under test (DUT); receiving a response to said second format test data packets from said memory DUT; and comparing said response by said memory DUT.
- 5. The method of claim 5 wherein receiving first test data packets comprises receiving first test data packets each including a number m of words, each word including a number x of data bits and said second test data packets each including said number m of words, each word including a number x.
- 6. The method of claim 5 wherein each of said m words in said first format may be generated exclusively by either a vector memory or an algorithmic pattern generator.
- 7. The method of claim 4, further comprising providing a memory tester for creating said first test data packets in said first format.
- 8. The method of claim 4, further comprising providing a test interface adapter for realigning said first test data packets from said first format into said second test data packets of said second format.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/921,767, filed Aug. 3, 2001, pending, which is a continuation of application Ser. No. 09/146,629, filed Sep. 3, 1998, now U.S. Pat. No. 6,374,376, issued Apr. 16, 2002.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09921767 |
Aug 2001 |
US |
Child |
10459336 |
Jun 2003 |
US |
Parent |
09146629 |
Sep 1998 |
US |
Child |
09921767 |
Aug 2001 |
US |