Ikeda, S., et al., "A Polysilicon Transistor Technology for Large Capacity SRAMs," IEDM Technical Digest, International Electron Devices Meeting, San Francisco, CA, pp. 469-472 (Dec. 9-12, 1990). |
Itabashi, K., et al., "A Split Wordline Cell for 16Mb SRAM Using Polysilicon Sidewall Contacts," IEDM Technical Digest, International Electron Devices Meeting, Washington, DC, pp. 477-480 (Dec. 8-11, 1991). |
Verhaar, R. D. J., et al., "A 25.mu.m.sup.2 Bulk Full CMOS SRAM Cell Technology with Fully Overlapping Contacts," IEDM Technical Digest, International Electron Devices Meeting, San Francisco, CA, pp. 473-476 (Dec. 9-12, 1990). |
"Method to Incorporate Three Sets of Pattern Information in Two Photomasking Steps," IBM Technical Disclosure Bulletin, vol. 32, No. 8A, pp. 218-219 (Jan. 1990). |
"Dual-Image Resist for Single-Exposure Self-Aligned Processing," IBM Technical Disclosure Bulletin, vol. 33, No. 2, pp. 447-449 (Jul. 1990). |
"Complementary Selective Writing by Direct-Write E-Beam/Optical Lithography using Mixed Positive and Negative Resist," IBM Technical Disclosure Bulletin, vol. 33, No. 3A, pp. 62-63 (Aug. 1990). |
"Multilayer Circuit Fabrication using Double Exposure of Positive Resist," IBM Technical Disclosure Bulletin, vol. 36, No. 10, pp. 423-424 (Oct. 1993). |
Helm, M., et al., "A Low Cost, Microprocessor Compatible, 18.4 .mu.m.sup.2, 6-T Bulk Cell Technology for High Speed SRAMs," 1993 Symposium on VLSI Technology: Digest of Technical Papers, 1993 VLSI Technology Symposium, Kyoto, pp. 65-66 (May 17-19, 1993). |