The present invention relates to a method for fabricating a semiconductor memory device, and more particularly to a method for avoiding a polysilicon defect.
The dynamic random access memory as a widely used integrated circuit device is typically consisted of a transistor and a capacitor. The capacitor is used for storing charges to provide electric information, and hence shall have a sufficiently large capacitance so as to prevent loss of data and to lower the frequency of refreshing.
As the integration level of semiconductor devices in integrated circuit fabricating process increases continuously, the density of storage cells of the dynamic random access memory tends to be increasingly large, and thus, the area of a storage cell of the dynamic random access memory available for the capacitor tends to be increasingly small. In order to maintain a reliable performance while the area for the capacitor reduces, it is important to maintain the capacitance of each capacitor while the area occupied by the capacitor reduces. To increase the capacitance of the capacitor, it may be achieved in theory by: (1) increasing the surface area of a storage electrode; (2) increasing the dielectric constant of a dielectric layer; and (3) reducing the thickness of the dielectric layer. Recently, a three-dimension structure for the capacitor has been also developed to increase the capacitance of the storage cell, for instance, a dual-stack structure, a fin structure, a disperse-stack structure, a crown structure, etc. In the case that a polysilicon storage node is used, the capacitance can also be increased by forming a hemispherical grain (HSG) polysilicon layer on the polysilicon layer.
The US patent application US2006197131 discloses a method for forming a polysilicon layer during a process of fabricating a capacitor of a dynamic random access memory. As illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
The first interlayer dielectric layer is made of BPSG, and the second interlayer dielectric layer is made of TEOS; the dry etching gas has different etching rates for TEOS and BPSG; consequently, the opening width of the first interlayer dielectric layer and that of the second interlayer dielectric layer are different. Therefore, the HSC1 is required to etch the opening width of the first interlayer dielectric layer and that of the second interlayer dielectric layer to be equal to each other. However, the HSC1 may react with the polysilicon plug, and a defect may occur in the polysilicon plug, resulting in an electric failure. Furthermore, when the HSC1 and the BOE are used to etch the interlayer dielectric layers, there may be a residual of the silicon nitride layer due to the fact that HSC1 and the BOE are unable to etch the silicon nitride layer, and thus a cavity or unevenness may occur during subsequent filling of a thin film.
The invention tends to provide a method for avoiding a polysilicon defect. This method can prevent a defect from occurring in a polysilicon plug, which defect may result in an electric failure, and can prevent a residual of a silicon nitride layer from occurring during etching, which residual may result in a cavity or unevenness occurring during subsequent filling of polysilicon.
To this end, an embodiment of the invention provides a method for avoiding a polysilicon defect. The method includes:
forming a silicon oxide layer on a silicon substrate;
forming a polysilicon plug in the silicon oxide layer, with the polysilicon plug going through the silicon oxide layer;
forming on the silicon oxide layer a silicon nitride layer covering the polysilicon plug;
forming interlayer dielectric layers on the silicon nitride layer;
etching the interlayer dielectric layers over the polysilicon plug to form an opening;
etching the silicon nitride layer at the opening to expose the polysilicon plug; and
filling polysilicon into the opening such that the opening is in communication with polysilicon plug.
Preferably, the silicon nitride layer may be formed using a chemical vapor deposition process. Preferably, the silicon nitride layer may have a thickness ranging from 400 {acute over (Å)} to 800 {acute over (Å)}. Preferably, the silicon nitride layer may be etched using a dry etching process. Preferably, gases of CHF3 and O2 may be used for the dry etching process, and a ratio of CHF3 to O2 may be 15:5.
Preferably, the step of forming interlayer dielectric layers on the silicon nitride layer may include: forming a first interlayer dielectric layer on the silicon nitride layer; and forming a second interlayer dielectric layer on the first interlayer dielectric layer.
Preferably, the first interlayer dielectric layer and the second interlayer dielectric layer may be formed using a chemical vapor deposition process. Preferably, the first interlayer dielectric layer may be made of borophosphosilicate glass. Preferably, the second interlayer dielectric layer may be made of tetraethyl orthosilicate.
Preferably, the process of etching the interlayer dielectric layers over the polysilicon plug to form an opening may include: performing a first etching on the first interlayer dielectric layer and the second interlayer dielectric layer over the polysilicon plug by a dry etching process, to form the opening corresponding to the polysilicon plug; performing a second etching on the first interlayer dielectric layer and the second interlayer dielectric layer by a wet etching process, to make an opening width of the first interlayer dielectric layer and an opening width of the second interlayer dielectric layer consistent with each other; and performing a third etching on the first interlayer dielectric layer and the second interlayer dielectric layer by a wet etching process, to make the opening widths larger.
Preferably, gases of C4F6 and O2 may be used for the first etching.
Preferably, a solution of hot standard cleaning solution No. 1 may be used for the second etching.
Preferably, a solution of buffer oxide etchant may be used for the third etching.
The embodiments of the invention are advantageous over the prior art in the following. The silicon nitride layer is formed after the polysilicon plug is fabricated, and during the subsequent etching, there will no reaction of the HSC1 with the polysilicon plug due to the protection by the silicon nitride layer. Therefore, no defect will occur in the polysilicon plug, and thus the electric performance can be improved. Moreover, since the silicon nitride layer is the last to be etched, there will be no residual thereof, enabling a subsequent flat filling of a thin film.
In the formation of a polysilicon layer during the fabrication of a capacitor in a dynamic random access memory in the prior art, the first interlayer dielectric layer is made of TEOS, and the second interlayer dielectric layer is made of BPSG; the dry etching gas has different etching rates for TEOS and BPSG; consequently, the opening width of the first interlayer dielectric layer and that of the second interlayer dielectric layer are different. Therefore, the HSC1 is required to etch the opening width of the first interlayer dielectric layer and that of the second interlayer dielectric layer to be equal to each other. However, the HSC1 may react with the polysilicon plug, and a defect may occur in the polysilicon plug, resulting in an electric failure. Furthermore, when the HSC1 and the BOE are used to etch the interlayer dielectric layers, there may be a residual of the silicon nitride layer due to the fact that HSC1 and the BOE are unable to etch the silicon nitride layer, and thus a cavity or unevenness may occur during subsequent filling of a thin film. According to an embodiment of the invention, a silicon nitride layer is formed after a polysilicon plug is fabricated. During subsequent etching, there will be no reaction of the HSC1 with the polysilicon plug due to the protection by the silicon nitride layer. Therefore, no defect will occur in the polysilicon plug, and thus the electric performance can be improved. Moreover, since the silicon nitride layer is the last to be etched, there will be no residual thereof, enabling a subsequent flat filling of a thin film. In order to make the above objects, features and advantages of the invention more apparent and readily understood, embodiments of the invention will be described in details with reference to the accompanying drawings.
Technologies for fabricating a field effect transistor are well known in the art. Ions are implanted into the silicon substrate 200, thus forming a well; the silicon substrate 200 is oxidized through providing oxygen in a furnace, thus forming a gate oxide layer 201; a polysilicon layer is formed on the gate oxide layer 201 as the gate 204 using a CVD process; the cap layer 203 is formed on the polysilicon layer using a low-pressure CVD process, for facilitating a subsequent formation of a self-aligned bit line contact hole; the gate oxide layer 201, the gate 204 and the cap layer 204 constitute a gate structure; ions are implanted into the silicon substrate 200 at both sides of the gate structure using the gate structure as a mask, thus forming a lightly doped drain; the gap side 207 is formed at each side of the gate structure; and ions are implanted into the silicon substrate 200 at both sides of the gate structure using the gate structure as a mask, performing heavy doping and thus forming the drain 205 and the drain 206.
As illustrated in
Technologies for removing the first photoresist layer are well known in the art. The first photoresist layer is ashed at a temperature of 100° C. to 300° C.; since the first photoresist layer can not be removed completely through ashing, a residual of the first photoresist layer is removed through a wet etching process.
As illustrated in
In this embodiment, the silicon nitride layer 210 has a thickness of for example, 400 {acute over (Å)}, 500 {acute over (Å)}, 600 {acute over (Å)}, 700 {acute over (Å)} or 800 {acute over (Å)}.
In this embodiment, the first interlayer dielectric layer 216 has a thickness of, for example, 12000 {acute over (Å)}, 13000 {acute over (Å)}, 14000 {acute over (Å)} or 15000 {acute over (Å)}; the second interlayer dielectric layer 218 has a thickness of, for example, 5000 {acute over (Å)}, 6000 {acute over (Å)}, 7000 {acute over (Å)} or 8000 {acute over (Å)}.
As illustrated in
In this embodiment, a ratio of the gases C4F6 and O2 used in the dry etching process for etching the first interlayer dielectric layer 216 and the second interlayer dielectric layer 218 is 30:24.
As illustrated in
In this embodiment, the second interlayer dielectric layer 218 and the first interlayer dielectric layer 216 are wet-etched with the HSC1 for a period of time ranging from 150 seconds to 250 seconds, for example, 150 seconds, 170 seconds, 190 seconds, 210 seconds, 230 seconds or 250 seconds.
In this embodiment, the second interlayer dielectric layer 218 and the first interlayer dielectric layer 216 are wet-etched with the BOE for a period of time ranging from 10 seconds to 50 seconds, for example, 10 seconds, 20 seconds, 30 seconds, 40 seconds or 50 seconds.
As illustrated
Technologies for removing the second photoresist layer are well known in the art. The second photoresist layer is ashed at a temperature of 100° C. to 300° C.; since the second photoresist layer can not be removed completely through ashing, a residual of the second photoresist layer is removed through a wet etching process.
In this embodiment, gases of CHF3 and O2 are used in the dry etching process to etch the silicon nitride layer 210, and a ratio of CHF3 to O2 is 15:5.
Although the present invention has been disclosed with the preferred embodiments, it is apparent that those embodiments are not restrictive. Various modifications and variations can be made on the present invention by those skilled in the art without departing from the spirit and scope of the present invention as defined by the accompanying claims.
Number | Date | Country | Kind |
---|---|---|---|
200610119058.3 | Dec 2006 | CN | national |
This application is claiming priority of Chinese Application No. 200610119058.3 filed Dec. 4, 2006, entitled “Method for Avoiding Polysilicon Defect” which application is incorporated by reference herein in its entirety.