A method for avoiding a short circuit between the conductive wires is provided, and more particularly, a method for avoiding a short circuit between the conductive wires during a semiconductor process.
With growing technology, the requirement of the dimension of semiconductor process becomes smaller and more complex, especially in processes of ultra large-scale integration circuits. Short-circuit problems come along with the smaller critical dimension among wires, and seriously influence the yield rate and the reliability of the integration circuits. Especially in the complex integration circuits, wires and contacts made by etching and deposition (for example, bit-line contacts) often have short-circuit problems just because slight inaccuracy occurs when the process window is insufficient during manufacturing process.
A method for avoiding short circuits between the conductive wires is provided. The method of the present invention includes an additional spacer process to avoid contacting between the wires and the bit-line contact to increase the yield rate and reliability.
A method for avoiding short circuits between a conductive wire and a bit-line contact in a semiconductor process is also provided.
According to the claimed invention, the method for avoiding short-circuit wires comprises providing a substrate having a contact area, forming a first opening in the substrate to expose the contact area, filling the first opening with a first conductive material to form a first conductive layer, removing a portion of the first conductive layer to form a second opening for exposing a sidewall of the substrate, forming a spacer on the sidewall, depositing a poly-silicon layer over the substrate to fill the second opening to form a second conductive layer, etching back the poly-silicon layer to expose a portion of the spacer, forming a patterned dielectric layer over the substrate to define a wire opening in order to expose the second conductive layer, and filling the wire opening with a third conductive material to form a wire, which is electrically connected with the second conductive layer.
Further scope of the applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
a is a schematic diagram of the embodiment of the present invention.
b is a schematic diagram of the embodiment of the present invention.
c is a schematic diagram of the embodiment of the present invention.
d is a schematic diagram of the embodiment of the present invention.
e is a schematic diagram of the embodiment of the present invention.
f is a schematic diagram of the embodiment of the present invention.
g is a schematic diagram of the embodiment of the present invention.
h is a schematic diagram of the embodiment of the present invention.
i is a schematic diagram of the embodiment of the present invention.
The present invention provides a method for avoiding short circuits between conductive wires. The preferred embodiment of the present invention illustrates the wires of the semiconductor component, for example, the wires and bit-line contacts of dynamic random access memory (DRAM). Besides, the method also can be applied to other processes to solve the short-circuit problems.
a shows a schematic diagram of the embodiment of the present invention. A substrate 300 includes a semiconductor substrate 301, having a contact area 33 inside, and an insulation layer 303 on it. The substrate 300 is provided for the manufacture of the integration components.
b–3e show schematic diagrams of the embodiment of the present invention, and the order of the Figures follows the manufacturing process sequence. As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
While the invention has been described in connection with what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention is not to be limited to the discovered embodiments. The invention is intended to cover various modifications and equivalent arrangement included within the spirit and scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
92121411 A | Aug 2003 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5874359 | Liaw et al. | Feb 1999 | A |
5940714 | Lee et al. | Aug 1999 | A |
6051469 | Sheu et al. | Apr 2000 | A |
6066556 | Jeong | May 2000 | A |
6071804 | Gau | Jun 2000 | A |
6117757 | Wang et al. | Sep 2000 | A |
6329244 | Wu et al. | Dec 2001 | B1 |
6524907 | Parekh et al. | Feb 2003 | B1 |
6787906 | Yang et al. | Sep 2004 | B1 |
20030022486 | Wu | Jan 2003 | A1 |
20050101141 | Lin et al. | May 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20050032343 A1 | Feb 2005 | US |