Claims
- 1. A gate isolation structure of a semiconductor device, comprising:
a trench in a silicon substrate; and a dielectric layer formed on sidewalls and bottom of the trench, the dielectric layer having a first thickness on the sidewalls and a second thickness at the bottom that is greater than the first thickness.
- 2. The structure of claim 1 wherein the dielectric layer further comprises a gate oxide layer.
- 3. The structure of claim 2 wherein the dielectric layer further comprises:
a first oxide layer disposed on the sidewalls and the bottom and having a thickness that is substantially uniform; and a second oxide layer disposed on the bottom in addition to the first oxide layer.
- 4. The structure of claim 1 wherein the bottom is curved.
- 5. The structure of claim 4 wherein the second oxide layer substantially conforms to the bottom.
- 6. A trench field effect transistor formed on a silicon substrate, the trench transistor comprising:
a trench in a silicon substrate; a dielectric layer formed on sidewalls and bottom of the trench, the dielectric layer having a first thickness on the sidewalls and a second thickness at the bottom that is greater than the first thickness; and a gate conductive material substantially filling the trench.
- 7. The transistor of claim 6 wherein the dielectric layer further comprises a gate oxide layer.
- 8. The transistor of claim 6 further comprising a pair of doped source regions positioned adjacent to and on opposite sides of the trench forming a source electrode of the field effect transistor, and the substrate forming a drain electrode of the field effect transistor.
- 9. The transistor of claim 6 wherein the bottom is curved.
- 10. The transistor of claim 6 wherein the dielectric layer further comprises:
a first oxide layer disposed on the sidewalls and the bottom and having a substantially uniform thickness; and a second oxide layer added to the first oxide layer at the bottom.
- 11. A method of forming a gate dielectric layer of a trench field effect transistor, the method comprising the steps of:
forming a trench extending into a substrate; forming a first layer of a dielectric material along sidewalls and bottom of the trench; and forming a second layer of the dielectric material at the bottom of the trench, whereby, the bottom of the trench is lined with dielectric material with a greater thickness than the dielectric material on the sidewalls of the trench.
- 12. The method according to claim 11 further comprising the steps of:
forming a layer of oxidation-inhibiting material on the first layer of dielectric material; and removing a portion of the oxidation-inhibiting material from the bottom of the trench.
- 13. The method according to claim 11 wherein the dielectric material is silicon dioxide.
- 14. The method according to claim 12 further comprising the step of removing remaining portions of the oxidation-inhibiting material.
- 15. The method according to claim 12 wherein the oxidation-inhibiting material is silicon nitride.
- 16. The method according to claim 11, further comprising the step of masking the silicon proximate the trench with a hard mask to define the formation of the first layer of dielectric material.
- 17. The method of according to claim 16, further comprising the steps of:
forming a layer of oxidation-inhibiting material over the first layer of dielectric material and the hard mask; and etching portions of the hard mask from the bottom of the trench and hard mask.
- 18. The method according to claim 17 wherein the oxidation-inhibiting material is silicon nitride.
CROSS REFERENCES TO RELATED APPLICATIONS
[0001] A first related application is Attorney Docket No. 0168865-003300US filed concurrently with the present application as U.S. patent application Ser. No. ______ in the names of Izak Bencuya et al. and entitled “Vertical MOSFET with Ultra-Low Resistance and Low Gate Charge” and assigned to the present assignee. A second related application is Attorney Docket No. 0168865-004800US filed concurrently with the present application as U.S. patent application Ser. No. ______ in the name of James J. Murphy, and entitled “Selective Oxide Deposition in the Bottom of a Trench” and assigned to the present assignee. Both of these applications are incorporated by reference herein for all purposes.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09640954 |
Aug 2000 |
US |
Child |
10177783 |
Jun 2002 |
US |