Claims
- 1. A gate isolation structure of a semiconductor device, comprising:a trench formed in a silicon substrate, said trench defined by sidewalls and a curved, non-flat bottom; and a dielectric layer formed on the sidewalls and bottom of the trench, said dielectric layer having a thickness transition region that smoothly tapers in thickness from a first thickness on the sidewalls of the trench to a second and greater thickness at the bottom of the trench.
- 2. The structure of claim 1 wherein the dielectric layer further comprises a gate oxide layer.
- 3. The structure of claim 1 wherein dielectric layer substantially conforms to the bottom of the trench.
- 4. A trench field affect transistor formed on a silicon substrate, the trench comprising:a trench formed in a silicon substrate, said trench defined by sidewalls and a curved, non-flat bottom; a dielectric layer formed on the sidewalls and bottom of the trench, said dielectric layer having a thickness transition region that smoothly tapers in thickness from a first thickness on the sidewalls of the trench to a second and greater thickness at the bottom of the trench; and a gate conductive material substantially filling the trench.
- 5. The transistor of claim 4 wherein the dielectric layer further comprises a gate oxide layer.
- 6. The transistor of claim 4 further comprising a pair of doped source regions positioned adjacent to and on opposite sides of the trench forming a source electrode of the field effect transistor, and the substrate forming a drain electrode of the field effect transistor.
CROSS REFERENCES TO RELATED APPLICATIONS
A first related application, filed concurrently with the present application, is U.S. patent application Ser. No. 09/640,955, in the names of Izak Bencuya et al. and entitled “Vertical MOSFET with Ultra-Low Resistance and Low Gate Charge” and assigned to the present assignee. A second related application, filed concurrently with the present application, is U.S. patent application Ser. No. 09/640,496, in the name of James J. Murphy, and entitled “Selective Oxide Deposition in the Bottom of a Trench” and assigned to the present assignee. Both of these applications are incorporated by reference herein for all purposes.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
01192174 |
Aug 1989 |
JP |
Non-Patent Literature Citations (6)
Entry |
Technical Literature from Applied Materials, Farhad Moghadam, Delivering Value Around New Industry Paradigms, pp. 1-11, vol. 1, Issue 2, Nov. 1999. |
Technical Literature from Quester Technology, Model APT-4300 300mm Atmospheric TEOS/Ozone CVD System. |
Technical Literature from Quester Technology, Model APT-6000 Atmospheric TEOS-Ozone CVD System. |
Technical Literature from Semiconductor Fabtech, Curtis, et al, APCVD TEOS: O3 Advanced Trench Isolation Applications, 9th Edition. |
Technical Literature from Semiconductor International, John Baliga, Options for CVD of Dielectrics Include Low-k Materials, Jun. 1998. |
Technical Literature from Silicon Valley Group Thermal Systems, APNext, High Throughput APCVD Cluster Tool for 200 mm/300 mm Wafer Processing. |