Claims
- 1. A dynamic random access memory (DRAM) comprising a plurality of bit lines and associated sense amplifiers, the bit lines being arrayed across an integrated circuit chip and the sense amplifiers being disposed in a row, a pair of low-resistance power supply conductors extending in parallel with said row across said chip for carrying logic high level and logic low level voltages, sense amplifier enabling signal conductors extending across said chip accessible to said sense amplifiers, means for coupling sense inputs of said sense amplifiers to said power supply conductors, and means coupling said sense amplifier enabling signal conductors to enabling inputs of said means for coupling sense inputs, for enabling passage of current resulting from said logic high level and low level voltages to said sense amplifiers, said means for coupling sense inputs of said sense amplifiers being comprised of local field effect transistors having their gates connected to said sense amplifier enabling signal conductors, said gates forming said enabling inputs.
- 2. A DRAM as defined in claim 1 in which the sense inputs of groups of said sense amplifiers are connected together to the same field effect transistor drain terminal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9007789 |
Apr 1990 |
GBX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/147,038 filed Nov. 4, 1993, U.S. Pat. No. 5,414,662, which is a continuation of application Ser. No. 07/680,747 filed Apr. 5, 1991, now abandoned.
US Referenced Citations (5)
Continuations (2)
|
Number |
Date |
Country |
Parent |
147038 |
Nov 1993 |
|
Parent |
680747 |
Apr 1991 |
|