Claims
- 1. A method for fabricating a composite trace for a semiconductor device comprising:depositing a hard mask layer on a surface of a semiconductor device substrate; forming an opening through said hard mask layer to expose a region of said semiconductor substrate; forming a conductive adhesive layer with a thickness of less than 1000 Å on the exposed region of said semiconductor device substrate within said opening; depositing a conductive material on adhesive layer, wherein said conductive material fills said opening and overlaps said hard mask layer, thereby coating said semiconductor device substrate; planarizing the coated semiconductor device substrate, thereby removing the conductive layer from the hard mask layer; and removing the hard mask layer, thereby forming a projecting trace comprising the adhesive layer and a conductive layer.
- 2. The method of claim 1, wherein the adhesive layer comprises polysilicon.
- 3. The method of claim 1, wherein said conductive material comprises tungsten.
- 4. The method of claim 1, wherein said opening comprises a wall that forms a 90° angle with the surface of said semiconductor device substrate.
- 5. The method of claim 1, wherein said planarizing is done by chemical mechanical polishing.
- 6. The method of claim 1, wherein said hard mask layer comprises silicon nitride.
- 7. The method of claim 1, wherein said substrate comprises an oxide on silicon.
- 8. The method of claim 1, wherein the thickness of the adhesive layer is between about 100 Å and 500 Å.
- 9. The method of claim 1, wherein said semiconductor substrate comprises silicon.
- 10. The method of claim 8, wherein the thickness of the adhesive layer is less than 100 Å.
- 11. The method of claim 9, wherein said semiconductor substrate further comprises ONO.
- 12. The method of claim 1, wherein said projecting trace projects a distance of less than approximately 3000 Å above the surface of said semiconductor device substrate.
- 13. The method of claim 12, wherein said projecting trace projects a distance of less than approximately 2600 Å above the surface of said semiconductor device substrate.
- 14. The method of claim 13, wherein said projecting trace projects a distance between about 1500 Å and 2500 Å above the surface of said semiconductor device substrate.
RELATED APPLICATIONS
This application claims priority to U.S. Provisional Application Serial No. 60/234,523, filed Sep. 21, 2000, and is related to U.S. Provisional Application Serial No. 60/234,522, filed Sep. 21, 2000, entitled “HIGHLY CONDUCTIVE SEMICONDUTOR STRUCTURES, METHOD OF FORMING SAME VIA PLASMA ETCH, AND ELECTRICAL DEVICES INCORPORATING HIGHLY CONDUCTIVE SEMICONDUTOR STRUCTURES”. hereby incorporated by reference.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Sakamoto et al. “Limitation of Sputtered Adhesion Layer Thickness”, 1991, IEEE, pp. 338-340. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/234523 |
Sep 2000 |
US |
|
60/234522 |
Sep 2000 |
US |