Claims
- 1. A method for fabricating a field effect-controllable semiconductor component, which comprises:providing a semiconductor substrate of a first conductivity type having a surface;producing a gate insulator layer on the surface of the semiconductor substrate;producing a semiconductor layer having a first predetermined thickness on the gate insulator layer;reducing the semiconductor layer in a predetermined region to obtain a residual layer having a second predetermined thickness; andproducing a well of a second conductivity type in the semiconductor substrate by implanting impurity atoms with the semiconductor layer acting as an implantation barrier outside a predetermined region during the producing step of the well.
- 2. The method according to claim 1, which comprises:during the step of producing the semiconductor layer on the gate insulator layer, performing the steps of:producing a first semiconductor layer on the gate insulator layer, the first semiconductor layer forming the residual layer in the predetermined region; producing an intermediate insulator layer on at least a portion of the first semiconductor layer; and producing a second semiconductor layer on the intermediate insulator layer such that the second semiconductor layer is partly in contact with the first semiconductor layer.
- 3. The method according to claim 2, which comprises:producing a spacer functioning as a further implantation barrier on the residual layer; andproducing a contact region of the first conductivity type in the well by implanting further impurity atoms, a spacing of the contact region from an edge of the well is predetermined by the spacer.
- 4. The method according to claim 3, which comprises producing a further spacer as an etching barrier on the semiconductor substrate such that a spacing of a contact hole from the edge of the well is predetermined, the further spacer being produced after the step of producing the contact region.
- 5. The method according to claim 1, which comprises setting an implantation depth of the well to be less than 1 μm.
- 6. The method according to claim 3, which comprises setting a width of the spacer for the spacing between the contact region and the edge of the well at approximately 0.5 μm.
- 7. The method according to claim 4, which comprises setting a width of the further spacer for the spacing between the contact hole and the edge of the well at less than 0.5 μm.
- 8. The method according to claim 1, which comprises setting a gate length to be less than 0.5 μm.
- 9. The method according to claim 2, which comprises doping the first semiconductor layer and the second semiconductor layer differently.
- 10. The method according to claim 1, which comprises performing an annealing process in a predetermined temperature range over a predetermined period of time.
Priority Claims (1)
Number |
Date |
Country |
Kind |
197 31 496 |
Jul 1997 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending International Application PCT/DE98/02022, filed Jul. 17, 1998, which designated the United States.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0439173A2 |
Jul 1991 |
EP |
0460251A1 |
Dec 1991 |
EP |
0658940A1 |
Jun 1995 |
EP |
62-8567 |
Jan 1987 |
JP |
Non-Patent Literature Citations (2)
Entry |
“A Self-Aligned Inverse-T Gate Fully Overlapped LDD Device for Sub-Half Micron CMOS”, D.S. Wen et al., IEDM 89, pp. 765-768. |
“Higher cell density, more rugged design”, Heinz Amann et al., Components Feb. 1997, pp. 11-13. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE98/02022 |
Jul 1998 |
US |
Child |
09/491095 |
|
US |