This application claims priority to German Application No. 10255845.0 filed Nov. 29, 2002, which is incorporated herein, in its entirety, by reference.
The present invention relates to a method for fabricating a trench capacitor with an insulation collar, in particular for a semiconductor memory cell.
In
Provided in the central and upper region of the trenches G1, G2 are peripheral insulation collars 10a, 10b, above which are provided buried contacts 15a, 15b, which are in electrical contact with the conductive fillings 20a, 20b and the adjoining semiconductor substrate 1. The buried contacts 15a, 15b are connected to the semiconductor substrate 1 only on one side (cf.
This enables a very high packing density of the trench capacitors GK1, GK2 and of the associated selection transistors, which will now be explained. In this case, reference is made principally to the selection transistor which is associated with the trench capacitor GK2, since only the drain region D1 or the source region S3, respectively, of adjacent selection transistors is depicted. The selection transistor associated with the trench capacitor GK2 has a source region S2, a channel region K2 and a drain region D2. The source region S2 is connected via a bit line contact BLK to a bit line (not shown) arranged above an insulation layer I. The drain region D2 is connected to the buried contact 15b on one side. A word line WL2 having a gate stack GS2 and a gate insulator GI2 surrounding the latter runs above the channel region K2. The word line WL2 is an active word line for the selection transistor of the trench capacitor GK2.
Running parallel adjacent to the word line WL2 are word lines WL1 comprising gate stack GS1 and gate insulator GI1 and word line WL3 comprising gate stack GS3 and gate insulator GI3, which are passive word lines for the selection transistor of the trench capacitor GK2. Said word lines WL1, WL3 serve for driving selection transistors which are displaced in the third dimension with respect to the sectional illustration shown.
Reference symbol DT in
In this second arrangement, the rows of trenches have alternating connection regions and insulation regions of the buried contacts, respectively. Thus, in the bottommost row of
Although applicable in principle to any desired integrated circuits, the present invention and the problem area on which it is based are explained with regard to integrated memory circuits in silicon technology.
The present invention specifies a simple and reliable method for fabricating such a trench capacitor connected on one side.
One advantages according to the invention is that it enables a precise definition of the connection region and, respectively, of the complementary insulation region in the case of the respective buried contact of the trench capacitor. Both an additive creation of the buried contact (piecemeal construction, i.e. replacement of nonconductive material by conductive material) and a subtractive creation (piecemeal deconstruction, i.e. replacement of conductive material by nonconductive material) of the buried contact are made possible by the invention.
The invention is based on fabricating an auxiliary mask from a liner or a spacer above the open trench structure.
In accordance with one preferred embodiment, the conductive filling has a region which fills the trench above the insulation collar and from which a partial region is removed using the mask and is subsequently filled with an insulating filling in order to complete the insulation region.
In accordance with a further preferred embodiment, a lower liner made of silicon nitride and an upper liner (55) made of undoped polysilicon or amorphous silicon are provided and the implantation introduces boron ions into the partial region, whereupon the complementary partial region is removed by selective etching.
In accordance with a further preferred embodiment, the partial region is converted into an oxidized partial region after the selective etching by means of an oxidation, by means of which oxidized partial region, as a mask, the lower liner made of silicon nitride and the part of the filling are removed by selective etching.
In accordance with a further preferred embodiment, a liner made of undoped polysilicon or amorphous silicon is provided and the implantation introduces nitrogen ions into the partial region, whereupon the complementary partial region is selectively oxidized and then selectively removed by etching.
In accordance with a further preferred embodiment, by means of the liner mask, a part of the insulation collar is removed by selective etching and subsequently filled with a conductive filling for the purpose of forming the contact region.
In accordance with a further preferred embodiment, a liner made of undoped polysilicon or amorphous silicon is provided and the implantation introduces boron ions into the partial region, whereupon the complementary partial region is selectively removed by etching.
In accordance with a further preferred embodiment, by means of the liner mask, a part of the insulation collar is removed by selective etching and subsequently filled with a conductive filling for the purpose of forming the contact region.
In accordance with a further preferred embodiment, a lower liner made of silicon oxynitride and an upper liner made of undoped polysilicon or amorphous silicon are provided and the implantation introduces nitrogen ions into the partial region, whereupon the complementary partial region is oxidized and then the partial region and also the underlying region of the lower liner and is selectively etched.
In accordance with a further preferred embodiment, by means of the liner mask, a part of the insulation collar is removed by selective etching and subsequently filled with a conductive filling for the purpose of forming the contact region.
In accordance with a further preferred embodiment, laterally in the upper region of the trench on the semiconductor substrate, regions made of oxynitride are provided, a liner made of undoped polysilicon or amorphous silicon is provided and the implantation introduces boron ions into the partial region whereupon the complementary partial region is selectively removed by etching.
In accordance with a further preferred emboidment, the insulation collar is provided outside the trench in the surface of the semiconductor substrate and the conductive filling is sunk deeper than the insulation collar, and after the removal of the region made of oxynitride in the contact region, is filled with a conductive filling for the purpose of forming the contact region.
In accordance with a further preferred embodiment, a step of widening the mask opening and the upper region of the trench and of narrowing the top side of the conductive filling is carried out.
In accordance with a further preferred embodiment, the partial region and the other partial region of the spacer are separated from one another by means of an etching step for the purpose of forming parallel isolation trenches and the impurity ions are subsequently diffused out in the partial region.
Exemplary embodiments of the invention are illustrated in the drawings and explained in more detail in the description below.
In the figures:
In the figures, identical reference symbols designate identical or functionally identical constituent parts.
In the embodiments described below, for reasons of clarity, a portrayal of the fabrication of the planar selection transistors is dispensed with and the formation of the buried contact of the trench capacitor, which buried contact is connected on one side, is discussed in detail. Unless expressly mentioned otherwise, the steps of fabricating the planar selection transistors are the same as in the prior art.
In
A peripheral insulation collar 10 is provided in the upper and central region of the trench 5, the insulation collar being sunk into the trench 5 to the same extent as the conductive filling 20. An exemplary material for the insulation collar 10 is silicon oxide, and polysilicon for the electrically conductive filling 20. However, other material combinations are also conceivable, of course.
A conductive filling 40 made of polysilicon sunk under the top side OS is additionally provided. The conductive filling 40 thus represents a buried contact which is connected around and is partly to be removed in order to form the later insulation region IS. In order, therefore, to realize the connection on one side of the region 40 to the semiconductor substrate 1, the “subtractive” method steps portrayed below are carried out.
In accordance with
Afterward, with reference to
With reference to
With reference to
In this connection, it should be mentioned that this silicon etching could also be carried out using the nitride liner 50 as a mask, although silicon can be etched with higher selectivity with respect to oxide than with respect to nitride and the region 55″ of the liner 55 is therefore expediently used as a mask.
In the case of the process state shown in
In
As illustrated in
This is followed, as illustrated in
As shown in
In a subsequent process step illustrated in
In this embodiment, a part of the region 300′ remains in the trench 5. It goes without saying that this part could also be removed before the introduction of the conductive filling 320.
The method state in
In accordance with
By means of a subsequent oxide etching step using the region 300″ as a mask, the insulation collar 10 in the uncovered region is subsequently lowered under the top side of the conductive filling 20 made of polysilicon by means of a selective oxide etching, which leads to the process state illustrated in FIG. 5D.
Finally, the liner region 300″ is partly removed and a process of filling with the conductive filling 320 and etching back the latter is effected in order to create the buried contact to the silicon substrate 1 in the relevant region, as is illustrated in
In this embodiment, a part of the region 300″ remains in the trench 5. It goes without saying that this part could also be removed here before the introduction of the conductive filling 320.
The initial state in accordance with
In accordance with
Afterward, the shaded region 310 is oxidized in order to form an oxide liner 310′. In this case, only very little oxide forms on the implanted region 300′ and can easily be removed by a cleaning process without appreciably thinning the oxidized liner region 310′, as illustrated in FIG. 6C.
In accordance with
Finally, a process of filling and sinking the conductive filling 320 is effected, said conductive filling forming the buried contact with the connection region KS and the insulation region IS to the semiconductor substrate 1, as shown in FIG. 6E.
A later deposition of a further insulating filling material at the top side of the trench 5 is not illustrated in
In this fifth embodiment, in contrast to the preceding embodiments, the insulation collar 10a is not provided in the interior of the trench 5, but rather is integrated in the surrounding semiconductor substrate 1. Insulation regions 610 made of silicon oxynitride are provided at the substrate surface which is uncovered toward the trench interior above the integrated insulation collar 10a. A polysilicon liner 300, which is undoped as in the above embodiments, is furthermore deposited over the trench structure.
In the process step illustrated with reference to
In accordance with
With reference to
The initial state shown in
As shown in
In a subsequent process step illustrated in connection with
In accordance with the illustration of
A layer 710 made of sacrificial polysilicon is subsequently deposited in accordance with FIG. 8E.
A spacer is formed from the sacrificial polysilicon layer 710 by means of an anisotropic etching process, which spacer is lowered relative to the top side of the pad nitride layer 3.
Afterward, as shown in
The effect of the implantation is illustrated in plan view in FIG. 8H. The oval spacer region is subdivided into an implanted region 710′ and an unimplanted region 710 by means of this implantation.
In a subsequent process step illustrated in
In accordance with
The spacer half 710 can then be removed by means of a selective etching step with respect to the spacer half 710″, as illustrated in FIG. 8K.
In accordance with
Afterward, the doped spacer region 710″ and the etching stop layer 700 are removed in this region by means of an etching step, and an implantation I6′ of nitrogen ions is effected in order to improve the interface properties of the semiconductor substrate 1 at this location where the buried contact is to be formed. This leads to the process state in accordance with FIG. 8M.
With reference to
The initial state in accordance with
An insulating filling 720 made of oxide and a hard mask layer 800 are then applied on the structure in accordance with
Using the patterned hard mask layer 800 in accordance with
Afterward, the method may be continued in the manner already explained above with reference to
Although the present invention has been described above on the basis of a preferred exemplary embodiment, it is not restricted thereto, but rather can be modified in diverse ways.
In particular, the selection of the layer materials is only by way of example and can be varied in many different ways.
Number | Date | Country | Kind |
---|---|---|---|
102 55 845 | Nov 2002 | DE | national |
Number | Name | Date | Kind |
---|---|---|---|
5360758 | Bronner et al. | Nov 1994 | A |
6423607 | Heineck et al. | Jul 2002 | B1 |
6426253 | Tews et al. | Jul 2002 | B1 |
6498061 | Divakaruni et al. | Dec 2002 | B2 |
6593612 | Gruening et al. | Jul 2003 | B2 |
Number | Date | Country |
---|---|---|
198 43 641 | Apr 2000 | DE |
Number | Date | Country | |
---|---|---|---|
20040197988 A1 | Oct 2004 | US |