Claims
- 1. A method for fabricating a contact for an integrated circuit formed in an active area on a semiconductor wafer, the method comprising:
a) forming a polysilicon layer on the semiconductor wafer, the thickness of the layer being sufficient to completely bury at least a pair of control lines formed on the wafer; b) patterning the polysilicon layer; c) removing a portion of the polysilicon layer according to the patterning such that a polysilicon contact remains above the active area and between the pair of control lines, the polysilicon contact at least partly covering the pair of control lines; d) forming a first insulator layer over the semiconductor wafer, whereby the polysilicon contact is embedded in the first insulator layer; e) partially removing the first insulator layer, so that at least the upper surface of the polysilicon contact is exposed; f) forming a second insulator layer over the first insulator layer, g) patterning the second insulator layer to define the trenches for interconnects; h) removing a portion of the second insulator layer to form the trenches and expose the upper surface of the polysilicon contact; and i) filling the trenches in the second insulator layer with metal to define the interconnects; whereby the polysilicon contact makes electrical contact with the metal layer.
- 2. The method of claim 1, further comprising doping the polysilicon layer in order to match electrical properties of the polysilicon layer to local electrical properties of the active area.
- 3. The method of claim 1, wherein the polysilicon contact physically and electrically contacts the pair of control lines.
- 4. The method of claim 1, wherein the contact is a bit line contact.
- 5. The method of claim 1, wherein patterning the polysilicon layer comprises applying a first mask to the semiconductor wafer and patterning the mask; and wherein removing the polysilicon layer to form the polysilicon contact comprises performing an aniostropic etching process.
- 6. The method of claim 1, wherein the first insulator layer comprises at least one of phosphosilicate glass and of silicate glass doped with boron and phosphorus (BPSG).
- 7. The method of claim 1, further comprising, after patterning of the polysilicon layer, depositing a liner layer as a diffusion barrier over at least the polysilicon contact.
- 8. The method of claim 1, further comprising, after partially removing the first insulator layer, depositing a liner layer on at least the upper surface of the polysilicon contact; the liner layer selected to relatively increase conductivity between the polysilicon contact and a conducting element subsequently placed in contact with the polysilicon contact at the upper surface.
- 9. The method of claim 1, further comprising, after partially removing the first insulator layer, depositing a liner layer on at least the upper surface of the polysilicon contact; the liner layer selected to form a silicide at the upper surface.
- 10. The method of claim 1, wherein a process that removes at least the portion of the second insulator layer also removes a portion of the upper surface of the polysilicon contact.
- 11. A method for fabricating a bit line contact for an integrated memory circuit formed in an active area on a semiconductor wafer, the method comprising:
a) forming a polysilicon layer on the semiconductor wafer, the thickness of the layer being sufficient to completely bury at least a pair of gate lines formed on the wafer; b) removing a portion of the polysilicon layer such that a polysilicon contact remains above the active area and between the pair of gate lines, the polysilicon contact at least partly covering, and electrically and physically contacting, the pair of control lines; c) forming a first insulator layer over the semiconductor wafer, whereby the polysilicon contact is embedded in the first insulator layer; d) removing a portion of the first insulator layer expose at least the upper surface of the polysilicon contact; f) forming a second insulator layer over the first insulator layer, h) forming a bit line trench in the second insulator layer, wherein the exposed upper surface of the polysilicon contact forms a portion of a floor of the bit line trench; and i) filling the bit line trench with a conductor to define a bit line; whereby the polysilicon contact makes electrical contact with the conductor at the upper surface of the polysilicon contact.
- 12. The method of claim 11, further comprising, after removing the portion of the first insulator layer, depositing a liner layer on at least the upper surface of the polysilicon contact; the liner layer selected to relatively increase conductivity between the polysilicon contact and a conducting element subsequently placed in contact with the polysilicon contact at the upper surface.
- 13. The method of claim 11, further comprising, after removing the portion of the first insulator layer, depositing a liner layer on at least the upper surface of the polysilicon contact; the liner layer selected to form a silicide at the upper surface.
- 14. The method of claim 11, wherein the integrated memory circuit comprises a pair of memory cells each being electrically connected to a respective one of the gate lines,-and wherein the electrical contact is electrically connected to the memory cells at a common electrode.
- 15. A semiconductor circuit, comprising:
an active area comprising circuit elements; a pair of isolated control lines electrically connected to the active area; at least one electrical contact embedded in a first insulator layer and disposed above the active area and between the pair of isolated control lines, the electrical contact being electrically and physically connected with the pair of isolated control lines; and a second insulator layer disposed over the electrical contact and having a conductive line formed therein, the conductive line being electrically connected with an upper surface of the electrical contact.
- 16. The semiconductor component of claim 15, wherein the electrical contact is a polysilicon contact.
- 17. The semiconductor component of claim 15, wherein the semiconductor circuit is a part of a dynamic random access memory (DRAM).
- 18. The semiconductor component of claim 15, wherein the semiconductor circuit comprises a memory cell.
- 19. The semiconductor component of claim 15, wherein the conductive line is a bit line.
- 20. The semiconductor component of claim 15, wherein the isolated control lines are gate lines.
- 21. The semiconductor component of claim 15, wherein the circuit elements comprise a pair of select transistors each being electrically connected to a respective one of the isolated control lines.
- 22. The semiconductor component of claim 15, wherein the circuit elements define a pair of memory cells each being electrically connected to a respective one of the isolated control lines, and wherein the electrical contact is electrically connected to the memory cells at a common electrode.
- 23. The semiconductor component of claim 22, wherein the electrical contact is a polysilicon contact.
- 24. The semiconductor component of claim 22, wherein the isolated control lines are gate lines and the conductive line is a bit line.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 101 33 873.2-33 |
Jul 2001 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending PCT Patent Application No. PCT/EP02/07507, filed Jul. 5, 2002, which claims the benefit of German patent application serial number 101 33 873.2-33, filed Jul. 12, 2001. Each of the aforementioned related patent applications is herein incorporated by reference in their entireties.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/EP02/07507 |
Jul 2002 |
US |
| Child |
10754439 |
Jan 2004 |
US |