Claims
- 1. A method for fabricating a GaAs bipolar integrated circuit structure, comprising the steps of:
- growing an intermediate layer of N+ GaAs;
- growing a top layer of lightly doped N- GaAs;
- ion implanting said top layer of GaAs to convert surface of said layer to N+ type;
- annealing the resulting structure;
- ion implanting said top layer to convert bottom of said layer to P type;
- annealing the resulting structure;
- ion-implanting said structure in selected areas to create semi-insulating areas in said structure for device isolation;
- depositing ohmic material on selected surface areas for device contacts;
- growing an insulating layer on said structure surface for surface passivation and etching windows for ohmic contacts in selected surface areas; and
- depositing a patterned metallic layer for interconnection between device contacts.
- 2. A method as in claim 1, wherein said conversion of surface N- layer to N+ is accomplished by said ion implantation of silicon.
- 3. A method as in claim 1, wherein said conversion of bottom of said N- top layer to P types is accomplished by ion implantation of an element selected from the group consisting of Be, Mg, Cd, or Zn.
- 4. A method as in claim 1, wherein said creating a P+ region extending from the surface through each said layer and into said substrate layer is accomplished by ion implantation of beryllium.
- 5. A method as in claim 1, wherein said creating semi-insulating areas is accomplished by said ion implantation of boron.
- 6. A method as in claim 1, wherein said ohmic material is a gold-zinc alloy for deposition on P+ regions.
- 7. A method as in claim 1, wherein said ohmic material is a gold-germanium nickel alloy for deposition on N+ regions.
- 8. A method as in claim 1, wherein said insulating layer for surface passivation is comprised of silicon nitride.
- 9. A method as in claim 1 wherein said patterned layer is comprised of an alloy of titanium, platinum and gold.
- 10. A method as in claim 1 wherein all said layers of GaAs are prepared using the vapor phase method deposition.
- 11. A method as in claim 1, having an added step directly after said step of growing an intermediate layer of N+ GaAs, comprising:
- growing a second intermediate layer of N type AlGaAs.
- 12. A method as in claim 11, wherein all of said layers are prepared using molecular beam epitaxy.
- 13. A method as in claim 11, wherein all said layers are prepared using a metal-organic chemical vapor deposition method.
- 14. A method of fabricating a heterojunction bipolar integrated circuit structure, comprising the steps of:
- (a) forming a layer of second-III-V compound semiconductor material on a layer of first-III-V compound semiconductor material, said first and second materials lattice matched, and the bandgap of said first material larger than the bandgap of said second material, and said first material doped a first conductivity type;
- (b) ion implanting said second material to form a first sublayer abutting said first material and doped a conductivity type opposite said first type and a second sublayer abutting said first sublayer and doped said first conductivity type;
- (c) ion implanting said second material to form a contact region of said opposite conductivity type through said second sublayer;
- (d) ion implanting said second material to form an isolation region of semi-insulating material through said second material;
- (e) whereby a heterojunction bipolar transistor is formed with said first material as an emitter, said first sublayer as a base, said second sublayer as a collector, said contact region as a contact to said base, and said isolation region as isolation of the transistor.
- 15. The method of claim 14, wherein:
- (a) said first material is Al.sub.x Ga.sub.1-x As and second material is GaAs; and
- (b) said isolation region is lattice-damaged material.
Parent Case Info
This is a continuation of application Ser. No. 317,367, filed Nov. 2, 1981, now U.S. Pat. No. 4,573,064.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Yaun et al. Electronics Letts. 16, Jul. 1980, p. 637. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
317367 |
Nov 1981 |
|