Number | Date | Country | Kind |
---|---|---|---|
102 28 344 | Jun 2002 | DE |
Number | Name | Date | Kind |
---|---|---|---|
5821014 | Chen et al. | Oct 1998 | A |
5869880 | Grill et al. | Feb 1999 | A |
5936295 | Havemann et al. | Aug 1999 | A |
6083275 | Heng et al. | Jul 2000 | A |
6130109 | Jerominek et al. | Oct 2000 | A |
6201243 | Jerominek | Mar 2001 | B1 |
6252290 | Quek et al. | Jun 2001 | B1 |
6277728 | Ahn et al. | Aug 2001 | B1 |
6297125 | Nag et al. | Oct 2001 | B1 |
6527667 | Oshidari et al. | Mar 2003 | B2 |
6612917 | Bruxvoort | Sep 2003 | B2 |
6717060 | Kragl et al. | Apr 2004 | B2 |
20010002732 | Schwarzl et al. | Jun 2001 | A1 |
Number | Date | Country |
---|---|---|
199 57 302 | May 2001 | DE |
101 09 778 | Sep 2002 | DE |
1 152 463 | Nov 2001 | EP |
Entry |
---|
M.T. Bohr, “Interconnect Scaling—The Real Limiter to High Performance ULSI”, IEDM 95, pp. 241-244. |
S. Oh and K. Chang, “2001 Needs for Multi-Level Interconnect Technology”, Circuits & Devices, Jan. 1995, pp. 16-20. |
T.H. Ning, “0.1 μm Technology and BEOL”, Mat. Res. Soc. Symp. Proc., vol. 427, 1996, pp. 17-21. |
K. Yamashita & S. Odanaka, “Interconnect Scaling Scenario using a Chip Level Interconnect Model”, Symp. On VLSI Technology Digest of Technical Papers, 1997, pp. 53-54. |
Ueda et al, “A Novel Air Gap Integration Scheme for Multi-Level Interconnects Using Self-Aligned Via Plugs”, 1998 Symposium on VLSI Technology Digest of Technical Papers, pp 46, 47. |