The present invention relates to methods for fabricating semiconductors, and more particularly, to a method for fabricating a NOR semiconductor memory structure.
Owing to advancement of semiconductor process technology, dimensions of metal-oxide-semiconductors (MOS) are becoming smaller, thereby reducing fabrication costs and enhancing integration of integrated circuits. However, short-channel effects (SCE) of downsized MOS brings problems, such as threshold voltage shift, and threshold voltage roll-off. Hence, it is of vital importance to design a semiconductor memory structure applicable to short-channel components.
The drawbacks of short-channel effects are usually mitigated by a double diffused drain (DDD) or a lightly doped drain (LDD) which features low doping concentration in the drain region adjacent to the gate, changeable electric field of the drain, improved characteristics of threshold voltage, reduced hot carrier effect, and decrease in current passing the substrate and the gate. However, as components of semiconductor devices are becoming smaller, punch-through has become more severe than ever before; hence, further improvement in short-channel effects is required. Prior art, for example, U.S. Pat. No. 5,917,219, entitled Semiconductor Devices with Pocket Implant and Counter Doping, disclosed a pocket implant for improving short-channel effects, including punch-through.
A pocket implant is formed by ion implantation that involves implanting ions in the vicinity of a source/drain junction so as to improve short-channel effects, such as punch-through, drain-induced barrier lowering (DIBL), and threshold voltage roll-off due to the shortening channel length. U.S. Pat. No. 5, 917,219 taught forming a pocket implant adjacent to a lightly doped drain region but has a drawback left unsolved: the pocket implant damages the junction profile of the lightly doped drain region and thereby jeopardizes metal-oxide-semiconductor field-effect transistors (MOSFET). Hence, semiconductor manufacturers are confronted with an urgent issue, further improvement in the position of the pocket implant.
The objective of the present invention is to provide a method for fabricating a NOR semiconductor memory structure so as to protect the junction profile of the lightly doped drain region against damage by controlling the position of a pocket implant and prevent a leak current efficiently.
To achieve the above and other objectives, the present invention provides a method for fabricating a NOR semiconductor memory structure, comprising steps of: forming a gate structure on a semiconductor substrate; performing a deeply doped source ion implantation process to form a deeply doped first source region in the semiconductor substrate such that the deeply doped first source region thus formed is positioned proximate to a side of the gate structure; performing a lightly doped drain ion implantation process to form a lightly doped first drain region in the semiconductor substrate such that the lightly doped first drain region thus formed is positioned proximate to another side of the gate structure, wherein the first drain region and the first source region thus formed in the semiconductor substrate flank the gate structure; forming oxide layer walls on two said sides of the gate structure, respectively; performing a pocket implant process to form a pocket implant region in the semiconductor substrate such that the pocket implant region thus formed is positioned proximate to and beneath the lightly doped first drain region but distal to the deeply doped first source region; and performing a deeply doped drain ion implantation process to form a deeply doped second drain region in the semiconductor substrate such that the deeply doped second drain region thus formed is positioned proximate to the pocket implant region and the lightly doped first drain region but distal to the deeply doped first source region, wherein the first drain region and the second drain region overlap.
In a preferred embodiment of a method for fabricating a NOR semiconductor memory structure according to the present invention, the semiconductor substrate is a p-type semiconductor substrate.
In a preferred embodiment of a method for fabricating a NOR semiconductor memory structure according to the present invention, the pocket implant region is implanted, at an incident angle of 15 to 30 degrees, in the p-type semiconductor substrate.
To enable persons skilled in the art to gain insight into the objective, features, and effects of the present invention, the present invention is illustrated with the following specific embodiment and drawings. In the following specific embodiment and drawings, like components are denoted with like reference numerals.
The present invention provides a method for fabricating a NOR semiconductor memory structure to improve a conventional method of performing ion implantation for a pocket implant. In a preferred embodiment of the present invention, an n-channel semiconductor memory structure has an n-type pocket implant region and an n-type source/drain region.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
By the above fabrication process, fabrication of the NOR semiconductor memory structure of the present invention is finalized. The pocket implant region 504 poses no harm to the junction profile of the first drain region 304. Owing to its proximity to the second drain region 604, the pocket implant region 504 is effective in preventing a leak current.
A preferred embodiment of the present invention is described above. Persons skilled in the art should be able to understand that the preferred embodiment serves to illustrate part of the structure of a memory unit of the present invention rather than limits the scope of application of the present invention. It should be noted that all equivalent changes of or replacements for the preferred embodiment fall within the scope of disclosure of the present invention. Hence, the scope of protection for the present invention should be defined by the claims as found hereunder.